Invention Grant
- Patent Title: Semiconductor memory device
-
Application No.: US15231715Application Date: 2016-08-08
-
Publication No.: US09666296B1Publication Date: 2017-05-30
- Inventor: Hiroshi Maejima
- Applicant: KABUSHIKI KAISHA TOSHIBA
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Patterson & Sheridan, LLP
- Priority: JP2016-040290 20160302
- Main IPC: G11C16/24
- IPC: G11C16/24 ; G11C16/28 ; G11C16/04 ; G11C16/08

Abstract:
A semiconductor memory device includes a memory cell array having memory strings that include memory cells and first and second selection transistors. During a read operation, a controller applies a first voltage higher than ground to a source line, and a second voltage to a first and second selection gate lines that are connected to a selected memory string. The second voltage is also applied to the first selection gate lines connected to non-selected memory strings during a first period of the read operation. A third voltage higher than ground and lower than the second voltage is applied to the first selection gate lines connected to non-selected memory strings during a second period of the read operation subsequent to the first period.
Information query