Invention Grant
- Patent Title: Semiconductor package structure with polymeric layer and manufacturing method thereof
-
Application No.: US14495575Application Date: 2014-09-24
-
Publication No.: US09711474B2Publication Date: 2017-07-18
- Inventor: Gia-Her Lu , Liang-Chen Lin , Tung-Chin Yeh , Jyun-Lin Wu , Tung-Jiun Wu
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
- Current Assignee Address: TW Hsinchu
- Agency: WPAT, P.C., Intellectual Property Attorneys
- Agent Anthony King
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L21/683 ; H01L23/14 ; H01L23/538 ; H01L23/31 ; H01L21/56 ; H01L25/065 ; H01L23/498

Abstract:
A semiconductor package structure includes a semiconductor substrate including a plurality of through substrate vias (TSV) extending from a first surface to a second surface of the semiconductor substrate, wherein the second surface is opposite to the first surface; a plurality of conductive bumps on the second surface and connected to a corresponding TSV; a polymeric layer on the second surface and surrounding a lower portion of a corresponding conductive bump. The polymeric layer includes a first portion configured as a blanket covering a periphery region of the semiconductor substrate; and a second portion in a core region of the semiconductor substrate and configured as a plurality of isolated belts, wherein each of the isolated belts surrounds a corresponding conductive bump.
Public/Granted literature
- US20160086902A1 SEMICONDUCTOR PACKAGE STRUCTURE AND MANUFACTURING METHOD THEREOF Public/Granted day:2016-03-24
Information query
IPC分类: