Invention Grant
- Patent Title: Interlayer dielectric structure with high aspect ratio process (HARP)
-
Application No.: US13212904Application Date: 2011-08-18
-
Publication No.: US09716044B2Publication Date: 2017-07-25
- Inventor: Jen-Chi Chang , Chun-Li Lin , Kai-Shiung Hsu , Ming-Shiou Kuo , Wen-Long Lee , Po-Hsiung Leu , Ding-I Liu
- Applicant: Jen-Chi Chang , Chun-Li Lin , Kai-Shiung Hsu , Ming-Shiou Kuo , Wen-Long Lee , Po-Hsiung Leu , Ding-I Liu
- Applicant Address: TW Hsin-Chu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee Address: TW Hsin-Chu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L21/8238
- IPC: H01L21/8238

Abstract:
The present disclosure provides a method of making an integrated circuit. The method includes forming a gate stack on a semiconductor substrate; forming a stressed contact etch stop layer (CESL) on the gate stack and on the semiconductor substrate; forming a first dielectric material layer on the stressed CESL using a high aspect ratio process (HARP) at a deposition temperature greater than about 440 C to drive out hydroxide (OH) group; forming a second dielectric material layer on the first dielectric material layer; etching to form contact holes in the first and second dielectric material layers; filling the contact holes with a conductive material; and performing a chemical mechanical polishing (CMP) process.
Public/Granted literature
- US20130043539A1 INTERLAYER DIELECTRIC STRUCTURE AND METHOD MAKING THE SAME Public/Granted day:2013-02-21
Information query
IPC分类: