Invention Grant
- Patent Title: Method and device for noise reduction in multi-frequency clocking environment
-
Application No.: US14865928Application Date: 2015-09-25
-
Publication No.: US09720486B2Publication Date: 2017-08-01
- Inventor: Angel E. Socarras , Fei Guo
- Applicant: ADVANCED MICRO DEVICES, INC. , ATI TECHNOLOGIES ULC
- Applicant Address: US CA Sunnyvale CA Markham, Ontario
- Assignee: Advanced Micro Devices, Inc.,ATI Technologies ULC
- Current Assignee: Advanced Micro Devices, Inc.,ATI Technologies ULC
- Current Assignee Address: US CA Sunnyvale CA Markham, Ontario
- Agency: Faegre Baker Daniels LLP
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F1/06

Abstract:
A device and method of operating a synchronous frequency processing environment served by a common power source and common clock source. The method includes operating the processing environment to have a first power consumption. The method further includes determining a first synchronous frequency processing domain within the processing environment where it is desired to implement a first clock frequency alteration in a clock signal for the first synchronous frequency processing domain. The first clock frequency alteration generates an associated first alteration in a power consumption from the first synchronous frequency processing domain. The method further includes determining a second clock frequency alteration to a clock signal for a second synchronous frequency processing domain of the processing environment. The second clock frequency alteration is determined so as to reduce a change in the first power consumption caused by the first alteration in power consumption.
Public/Granted literature
- US20170090542A1 METHOD AND DEVICE FOR NOISE REDUCTION IN MULTI-FREQUENCY CLOCKING ENVIRONMENT Public/Granted day:2017-03-30
Information query