Invention Grant
- Patent Title: Memory device, method of controlling memory device, and memory system
-
Application No.: US15286711Application Date: 2016-10-06
-
Publication No.: US09721659B2Publication Date: 2017-08-01
- Inventor: Kenichi Murooka
- Applicant: Kabushiki Kaisha Toshiba
- Applicant Address: JP Minato-ku
- Assignee: KABUSHIKI KAISHA TOSHIBA
- Current Assignee: KABUSHIKI KAISHA TOSHIBA
- Current Assignee Address: JP Minato-ku
- Agency: Oblon, McClelland, Maier & Neustadt, L.L.P.
- Main IPC: G11C11/34
- IPC: G11C11/34 ; G11C16/04 ; G11C13/00 ; G11C7/10 ; H01L45/00 ; H01L27/24 ; G06F3/06

Abstract:
A memory device according to an embodiment comprises a data processing circuit that includes: a data write pre-processing circuit that processes input data to generate first intermediate data; a data write processing circuit that sequentially sets a voltage difference between a selected row line and a selected global bit line based on the first intermediate data; a data read processing circuit that detects a current flowing in the selected global bit line or a voltage of the selected global bit line and sequentially generates second intermediate data from a result of that detection; and a data read post-processing circuit that processes the second intermediate data to generate output data, the data write pre-processing circuit and the data read post-processing circuit having a correcting function that corrects a difference that may occur between the input data and the output data.
Public/Granted literature
- US20170025174A1 MEMORY DEVICE, METHOD OF CONTROLLING MEMORY DEVICE, AND MEMORY SYSTEM Public/Granted day:2017-01-26
Information query