Invention Grant
- Patent Title: Reducing power consumption in a fused multiply-add (FMA) unit of a processor
-
Application No.: US15144926Application Date: 2016-05-03
-
Publication No.: US09778911B2Publication Date: 2017-10-03
- Inventor: Chad D. Hancock
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F9/30 ; G06F7/57 ; G06F7/483 ; G06F7/544 ; G06F7/485 ; G06F7/487 ; G06F7/509

Abstract:
In one embodiment, the present invention includes a processor having a fused multiply-add (FMA) unit to perform FMA instructions and add-like instructions. This unit can include an adder with multiple segments each independently controlled by a logic. The logic can clock gate at least one segment during execution of an add-like instruction in another segment of the adder when the add-like instruction has a width less than a width of the FMA unit. Other embodiments are described and claimed.
Public/Granted literature
- US20160321031A1 REDUCING POWER CONSUMPTION IN A FUSED MULTIPLY-ADD (FMA) UNIT OF A PROCESSOR Public/Granted day:2016-11-03
Information query