Invention Grant
- Patent Title: Multiple gating modes and half-frequency dynamic calibration for DDR memory controllers
-
Application No.: US15249188Application Date: 2016-08-26
-
Publication No.: US09805784B2Publication Date: 2017-10-31
- Inventor: Mahesh Gopalan , David Wu , Venkat Iyer
- Applicant: Uniquify, Inc.
- Applicant Address: US CA San Jose
- Assignee: Uniquify, Inc.
- Current Assignee: Uniquify, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Cherskov Flaynik & Gurda, LLC
- Main IPC: G11C7/00
- IPC: G11C7/00 ; G11C11/4076 ; G11C11/4096 ; G06F3/06 ; G06F12/06 ; G06F13/16 ; G06F13/42 ; G06F1/04 ; G06F1/08 ; G06F1/12 ; G06F1/14 ; G11C7/10 ; G11C7/22 ; G11C29/02 ; G11C11/4093 ; G11C7/04 ; G11C11/40

Abstract:
Circuits and methods are described for a DDR memory controller where two different DQS gating modes are utilized. These gating modes together ensure that the DQS signal, driven by a DDR memory to the memory controller, is only available when read data is valid. Two types of gating logic are used: Initial DQS gating logic, and Functional DQS gating logic. The Initial gating logic has additional timing margin in the Initial DQS gating value to allow for the unknown round trip timing during initial bit levelling calibration. DQS functional gating is then optimized during further calibration to gate DQS precisely as latency and phase calibration are performed, resulting in a precise gating value for Functional DQS gating. Providing dual gating modes is especially useful when data capture is performed at half the DQS frequency in view of rising clock rates for DDR memories.
Public/Granted literature
- US20160365135A1 Multiple Gating Modes and Half-Frequency Dynamic Calibration for DDR Memory Controllers Public/Granted day:2016-12-15
Information query