Invention Grant
- Patent Title: Standby mode state retention logic circuits
-
Application No.: US14984020Application Date: 2015-12-30
-
Publication No.: US09813047B2Publication Date: 2017-11-07
- Inventor: Senthilkumar Jayapal
- Applicant: MediaTek Singapore Pte. Ltd.
- Applicant Address: SG Singapore
- Assignee: MediaTek Singapore Pte. Ltd.
- Current Assignee: MediaTek Singapore Pte. Ltd.
- Current Assignee Address: SG Singapore
- Agency: Imperium Patent Works
- Agent Thomas Wallace
- Main IPC: H03K3/356
- IPC: H03K3/356 ; H03K3/012 ; H03K3/037

Abstract:
A retention mode sequential logic circuit has no balloon latch, and all its P-channel transistors are disposed in a single N-well. In one example, the circuit is a retention flip-flop that has an active high retention signal input and an active low reset input. In another example, the circuit is a retention flip-flop that has an active low retention signal input and an active low reset input. In a multi-bit retention register example, one common clock and reset signal generation logic circuit drives multiple pairs of latches. Each retention mode logic circuit described has a low transistor count, is implemented with a single N-well, exhibits low retention mode power consumption, is not responsive to a reset signal in the retention mode, and has a fast response time when coming out of retention mode operation.
Public/Granted literature
- US20160301396A1 Standby Mode State Retention Logic Circuits Public/Granted day:2016-10-13
Information query
IPC分类: