Invention Grant
- Patent Title: Precharge circuitry for semiconductor memory device
-
Application No.: US15345101Application Date: 2016-11-07
-
Publication No.: US09830959B2Publication Date: 2017-11-28
- Inventor: Kang Woo Park , Eun Ji Choi
- Applicant: SK hynix Inc.
- Applicant Address: KR Icheon-si, Gyeonggi-do
- Assignee: SK hynix Inc.
- Current Assignee: SK hynix Inc.
- Current Assignee Address: KR Icheon-si, Gyeonggi-do
- Agency: William Park & Associates Ltd.
- Priority: KR10-2016-0032015 20160317; KR10-2016-0048765 20160421
- Main IPC: G11C7/10
- IPC: G11C7/10 ; G11C7/12 ; G11C7/06 ; G11C16/10

Abstract:
A semiconductor memory apparatus may include a memory cell circuit, a data latch circuit, and a first stage amplification circuit. The data latch circuit may be electrically coupled to the memory cell circuit by a bit line. The data latch circuit may latch data transferred through the bit line. The data latch circuit may output latched data to an input/output line in response to a cell select signal. The data first stage amplification circuit may generate driving data to a voltage level of an external power supply voltage in response to a voltage level of the input/output line. The data first stage amplification circuit may precharge the input/output line to a voltage level lower than the external power supply voltage and higher than a ground voltage in response to a precharge signal.
Public/Granted literature
- US20170270981A1 PRECHARGE CIRCUITRY FOR SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2017-09-21
Information query