Invention Grant
- Patent Title: SPI interface enhanced flash chip and chip packaging method
-
Application No.: US14412205Application Date: 2013-07-15
-
Publication No.: US09836236B2Publication Date: 2017-12-05
- Inventor: Qingming Shu , Hong Hu , Sai Zhang , Jianjun Zhang , Jiang Liu , Ronghua Pan
- Applicant: GIGADEVICE SEMICONDUCTOR (BEIJING) INC.
- Applicant Address: CN Beijing
- Assignee: GIGADEVICE SEMICONDUCTOR (BEIJING) INC.
- Current Assignee: GIGADEVICE SEMICONDUCTOR (BEIJING) INC.
- Current Assignee Address: CN Beijing
- Agent Gokalp Bayramoglu
- Priority: CN201310121611 20130409
- International Application: PCT/CN2013/078853 WO 20130715
- International Announcement: WO2014/166172 WO 20141016
- Main IPC: G11C5/06
- IPC: G11C5/06 ; G06F3/06 ; H01L25/00 ; G06F13/42 ; H01L23/00

Abstract:
An enhanced Flash chip of SPI interface and a method for packaging chip, to solve the problems of high design complexity, long design period and high design cost. The chip comprises SPI FLASH and RPMC which are packaged integrally; the SPI FLASH and the RPMC comprise an independent controller, respectively; the same IO pins in SPI FLASH and RPMC are mutually connected and are connected to the same external sharing pin of the chip. The SPI FLASH and the RPMC further comprise an internal IO pin, respectively, in which the internal IO pin of SPI FLASH is connected with the internal IO pin of RPMC, and the internal mutual communication between the SPI FLASH and the RPMC is achieved through the mutually connected internal IO pins. Thus, it is possible to reduce the package size, decrease the cost of design, shorten design period and improve chip performance.
Public/Granted literature
- US20150186067A1 SPI INTERFACE ENHANCED FLASH CHIP AND CHIP PACKAGING METHOD Public/Granted day:2015-07-02
Information query