Invention Grant
- Patent Title: Systems and methods of pipelined output latching involving synchronous memory arrays
-
Application No.: US15159452Application Date: 2016-05-19
-
Publication No.: US09847111B2Publication Date: 2017-12-19
- Inventor: Lee-Lean Shu , Yoshinori Sato
- Applicant: GSI Technology, Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: GSI TECHNOLOGY, INC.
- Current Assignee: GSI TECHNOLOGY, INC.
- Current Assignee Address: US CA Sunnyvale
- Agency: DLA Piper LLP (US)
- Main IPC: G11C8/18
- IPC: G11C8/18 ; G11C7/10 ; G11C11/4076 ; G11C11/419 ; G11C7/06 ; G11C11/4096 ; G11C7/22

Abstract:
Systems and methods of synchronous memories and synchronous memory operation are disclosed. According to one illustrative implementation, a memory device is disclosed comprising memory circuitry having a memory output, the memory circuitry including a sense amplifier having a first output and a second output, a first data path coupled to the first output of the sense amplifier, the first data path including 2 latches/registers, and a second data path coupled to the second output of the sense amplifier, the second data path including a plurality latches/registers. In further implementations, various control circuitry, connections and control signals may be utilized to operate the latches/registers in the first and second data paths according to specified configurations, control, modes, latency and/or timing domain information, to achieve, for example, pipelined output latching and/or double data rate output.
Public/Granted literature
- US20160343415A1 SYSTEMS AND METHODS OF PIPELINED OUTPUT LATCHING INVOLVING SYNCHRONOUS MEMORY ARRAYS Public/Granted day:2016-11-24
Information query