- Patent Title: Methods and apparatuses including command delay adjustment circuit
-
Application No.: US15139102Application Date: 2016-04-26
-
Publication No.: US09865317B2Publication Date: 2018-01-09
- Inventor: Shuichi Ishibashi , Kazutaka Miyano , Hiroki Fujisawa
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: G11C7/22
- IPC: G11C7/22 ; G11C7/10 ; G11C11/4076 ; G11C8/18 ; G11C8/10

Abstract:
Apparatuses for controlling latencies on input signal paths in semiconductor devices are disclosed. An example apparatus includes: a clock input buffer that provides a reference clock signal and a system clock signal based on an external clock signal; a command decoder that latches command signals with the system clock signal and further provides a signal based on the command signals; and a command delay adjustment circuit including: a clock synchronizing circuit that receives the signal, latches the signal with the system clock signal and provides a clock-synchronized read signal responsive to a shift cycle parameter.
Public/Granted literature
- US20170309320A1 METHODS AND APPARATUSES INCLUDING COMMAND DELAY ADJUSTMENT CIRCUIT Public/Granted day:2017-10-26
Information query