Invention Grant
- Patent Title: Branch synthetic generation across multiple microarchitecture generations
-
Application No.: US15341161Application Date: 2016-11-02
-
Publication No.: US09886274B2Publication Date: 2018-02-06
- Inventor: Prathiba Kumar , Satish K. Sadasivam
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agent David B. Woycechowsky
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F9/44 ; G06F11/36 ; G06F9/45 ; G06F11/34 ; G06F9/38

Abstract:
Branch sequences for branch prediction performance test are generated by performing the following steps: (i) generating a branch node graph, by a branch node graph generator machine logic set, based, at least in part, upon a set of branch traces of a workload or benchmark code; (ii) generating a first assembly pattern file, for use with a first instruction set architecture (ISA)/microarchitecture set, by an assembly pattern generator machine logic set, based, at least in part, upon the branch node graph so as to mimic the control-flow pattern of the workload or benchmark code; and (iii) running the assembly pattern file on the first ISA/microarchitecture set to obtain first execution results.
Public/Granted literature
- US20170046166A1 BRANCH SYNTHETIC GENERATION ACROSS MULTIPLE MICROARCHITECTURE GENERATIONS Public/Granted day:2017-02-16
Information query