Invention Grant
- Patent Title: Vertical memory device
-
Application No.: US15218421Application Date: 2016-07-25
-
Publication No.: US09887208B2Publication Date: 2018-02-06
- Inventor: Young Hwan Son , Young Woo Park , Jae Duk Lee
- Applicant: Young Hwan Son , Young Woo Park , Jae Duk Lee
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: F.Chau & Associates, LLC
- Priority: KR10-2015-0157580 20151110
- Main IPC: H01L27/115
- IPC: H01L27/115 ; H01L27/11582 ; H01L27/11573 ; G11C16/04 ; G11C16/26 ; G11C16/10 ; H01L27/11565 ; H01L27/1157 ; H01L27/11575

Abstract:
A memory device may include a peripheral region and a cell region. The peripheral region may include a first substrate, a plurality of circuit elements disposed on the first substrate, a first insulating layer disposed on the plurality of circuit elements, and a first protective layer disposed in the first insulating layer. The cell region may include a second substrate disposed on the first insulating layer, wherein the cell region includes a first impurity region, a channel region extending in a direction substantially perpendicular to an upper surface of the second substrate, a plurality of gate electrode layers stacked on the second substrate and adjacent to the channel region, and a first contact electrically connected to the first impurity region, wherein the first protective layer is disposed below the first impurity region, and has a shape corresponding to a shape of the first impurity region.
Public/Granted literature
- US20170133398A1 VERTICAL MEMORY DEVICE Public/Granted day:2017-05-11
Information query
IPC分类: