Invention Grant
- Patent Title: Bypassing an encoded latch on a chip during a test-pattern scan
-
Application No.: US15063772Application Date: 2016-03-08
-
Publication No.: US09910090B2Publication Date: 2018-03-06
- Inventor: Michael Fee , Ronald J. Frishmuth , Mary P. Kusko , Cedric Lichtenau
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent William A. Kinnaman, Jr.
- Main IPC: G01R31/317
- IPC: G01R31/317 ; G01R31/3177

Abstract:
Aspects include techniques for bypassing an encoded latch on a chip during a test-pattern scan and using on-chip circuitry to generate a desired encoded pattern, which is inserted into a scan-bypassed latch, to test the on-chip circuitry for defects. A computer-implemented method may include applying a global control bit to the chip; initializing a scan of the chip while bypassing the encoded latch; and applying an extra scan clock to initiate the encoded latch after completing the scan, wherein the encoded latch is updated with check bits generated by the on-chip circuitry.
Public/Granted literature
- US20170261550A1 BYPASSING AN ENCODED LATCH ON A CHIP DURING A TEST-PATTERN SCAN Public/Granted day:2017-09-14
Information query