Invention Grant
- Patent Title: Systems and methods for adaptive clock design
-
Application No.: US15133068Application Date: 2016-04-19
-
Publication No.: US09915968B2Publication Date: 2018-03-13
- Inventor: Palkesh Jain , Virendra Bansal , Manoj Mehrotra , Keith Alan Bowman
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Main IPC: G06F1/04
- IPC: G06F1/04 ; G06F1/26 ; H03K3/03 ; H03L7/06

Abstract:
The present disclosure is directed to mitigating voltage droops. An aspect includes outputting, by a clock module coupled to a multiplexor, a first clock signal to the multiplexor, the first clock signal generated by a clock delay component of the clock module, receiving, by the clock module, a second clock signal from a phase-locked loop (PLL), wherein the PLL outputs a third clock signal to a processor coupled to the PLL and the multiplexor, selecting, by the multiplexor, the first clock signal to output to the processor based on detecting a droop in voltage on a power supply, and selecting, by the multiplexor, the third clock signal to output to the processor based on detecting that the droop in the voltage on the power supply has passed, wherein the clock module and the processor are coupled to the power supply.
Public/Granted literature
- US20170300080A1 SYSTEMS AND METHODS FOR ADAPTIVE CLOCK DESIGN Public/Granted day:2017-10-19
Information query