Invention Grant
- Patent Title: Delay locked loop
-
Application No.: US15172115Application Date: 2016-06-02
-
Publication No.: US09917590B2Publication Date: 2018-03-13
- Inventor: Tao Zhang , Xuemei Liu , Hui Wang
- Applicant: Marvell World Trade Ltd.
- Applicant Address: BB St. Michael
- Assignee: Marvell World Trade Ltd.
- Current Assignee: Marvell World Trade Ltd.
- Current Assignee Address: BB St. Michael
- Main IPC: H04L7/00
- IPC: H04L7/00 ; H04L25/00 ; H04L25/40 ; H03L7/08 ; H03L7/081 ; H03L7/091 ; H03K5/06

Abstract:
A programmable delay line comprises a delay stage responsive to an analog control signal and responsive to one or more digital control signals. The delay stage generates an output signal that is delayed relative to an input signal by a delay amount. The delay amount controlled by a value of the analog control signal and one or more values of the digital control signals. A method for controlling a delay locked loop circuit comprises providing, to a programmable delay line of the delay locked loop circuit, a one or more digital signals, and providing, to the programmable delay line, an analog signal. A first portion of a delay produced by the programmable delay line corresponds to values of the one or more digital signals. A second portion of the delay produced by the programmable delay line corresponds to a value of the analog signal.
Public/Granted literature
- US20160359492A1 DELAY LOCKED LOOP Public/Granted day:2016-12-08
Information query