Invention Grant
- Patent Title: Circuit design verification in a hardware accelerated simulation environment using breakpoints
-
Application No.: US14975013Application Date: 2015-12-18
-
Publication No.: US09939487B2Publication Date: 2018-04-10
- Inventor: Rahul Batra , Debapriya Chatterjee , John C. Goss , Christopher R. Jones , Christopher M. Riedl , John A. Schumann , Karen E. Yokum
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agency: Patterson + Sheridan, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G01R31/317 ; G01R31/3177

Abstract:
Embodiments of the present disclosure provide a method, a system, and a computer readable storage medium for circuit design verification. The user generates a breakpoint by execution of test bench code. A callback function is registered at an application level associated with the breakpoint. The callback function is configured to execute in response to an occurrence of the associated breakpoint at the system level. A hardware-accelerated simulator simulates an execution of a circuit design using the test bench code. In response to triggering the breakpoint at the system level, the execution of the circuit design at the system level is paused and the callback function associated with the breakpoint at the application level is executed.
Public/Granted literature
- US20170176529A1 CIRCUIT DESIGN VERIFICATION IN A HARDWARE ACCELERATED SIMULATION ENVIRONMENT USING BREAKPOINTS Public/Granted day:2017-06-22
Information query