Invention Grant
- Patent Title: Method for exposing polysilicon gates
-
Application No.: US15336785Application Date: 2014-08-25
-
Publication No.: US09941138B2Publication Date: 2018-04-10
- Inventor: Hong Lin
- Applicant: SHANGHAI IC R&D CENTER CO., LTD.
- Applicant Address: CN Shanghai
- Assignee: SHANGHAI IC R&D CENTER CO., LTD
- Current Assignee: SHANGHAI IC R&D CENTER CO., LTD
- Current Assignee Address: CN Shanghai
- Agency: Tianchen LLC.
- Priority: CN201410174482 20140428
- International Application: PCT/CN2014/085100 WO 20140825
- International Announcement: WO2015/165178 WO 20151105
- Main IPC: H01L21/311
- IPC: H01L21/311 ; H01L21/28 ; H01L21/3105 ; H01L29/49

Abstract:
A method for exposing polysilicon gate electrodes is disclose. The method comprises planarizing a pre-metal dielectric on a wafer surface; performing a selective etching process to the planarized pre-metal dielectric and a multi-layer dielectric which covers polysilicon gates in the wafer according to pre-set etching parameters to expose the polysilicon gates in the wafer. The selective etching process effectively control the amount of etching, which ensures high surface flatness when exposing the polysilicon gates without affecting the subsequent film deposition process. Therefore, wafer surface defects, gate stack damages, and polysilicon gate deformation caused by the conventional CMP process or the shear stress generated during the CMP process can be avoided, and then product yield can be enhanced.
Public/Granted literature
- US20170084466A1 METHOD FOR EXPOSING POLYSILICON GATES Public/Granted day:2017-03-23
Information query
IPC分类: