Invention Grant
- Patent Title: Vertical resistor in 3D memory device with two-tier stack
-
Application No.: US15607837Application Date: 2017-05-30
-
Publication No.: US09941297B2Publication Date: 2018-04-10
- Inventor: Masatoshi Nishikawa , Kota Funayama , Toru Miwa , Hiroyuki Ogawa
- Applicant: SanDisk Technologies LLC
- Applicant Address: US TX Plano
- Assignee: SanDisk Technologies LLC
- Current Assignee: SanDisk Technologies LLC
- Current Assignee Address: US TX Plano
- Agency: Vierra Magen Marcus LLP
- Main IPC: H01L27/11582
- IPC: H01L27/11582 ; H01L27/11556 ; H01L27/11524 ; H01L27/1157

Abstract:
A vertical, columnar resistor in a semiconductor device is provided, along with techniques for fabricating such a resistor. The resistor may be provided in a peripheral area of a 3D memory device which has a two-tier or other multi-tier stack of memory cells. The structure and fabrication of the resistor can be integrated with the structure and fabrication of the stack of memory cells. The resistor may comprise doped polysilicon. In an example implementation, a polysilicon pillar extends a height of a first tier of the stack and a metal pillar above the polysilicon pillar extends a height of a second tier of the stack.
Public/Granted literature
- US20170263642A1 Vertical Resistor In 3D Memory Device With Two-Tier Stack Public/Granted day:2017-09-14
Information query
IPC分类: