Invention Grant
- Patent Title: Semiconductor device
-
Application No.: US15049648Application Date: 2016-02-22
-
Publication No.: US09966375B2Publication Date: 2018-05-08
- Inventor: Yong-Joon Choi , Tae-Yong Kwon , Mirco Cantoro , Chang-Jae Yang , Dong-Hoon Khang , Woo-Ram Kim , Cheol Kim , Seung-Jin Mun , Seung-Mo Ha , Do-Hyoung Kim , Seong-Ju Kim , So-Ra You , Woong-ki Hong
- Applicant: Yong-Joon Choi , Tae-Yong Kwon , Mirco Cantoro , Chang-Jae Yang , Dong-Hoon Khang , Woo-Ram Kim , Cheol Kim , Seung-Jin Mun , Seung-Mo Ha , Do-Hyoung Kim , Seong-Ju Kim , So-Ra You , Woong-ki Hong
- Applicant Address: KR Gyeonggi-Do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Gyeonggi-Do
- Agency: Harness, Dickey & Pierce, P.L.C.
- Priority: KR10-2015-0057802 20150424
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L29/78 ; H01L21/8234 ; H01L29/66 ; H01L29/10 ; H01L21/8238 ; H01L27/02 ; H01L27/11 ; H01L29/165

Abstract:
A semiconductor device includes a compound semiconductor layer, where the compound semiconductor layer includes separate fin patterns in separate regions. The separate fin patterns may include different materials. The separate fin patterns may include different dimensions, including one or more of width and height of one or more portions of the fin patterns. The separate fin patterns may include an upper pattern and a lower pattern. The upper pattern and the lower pattern may include different materials. The upper pattern and the lower pattern may include different dimensions. Separate regions may include separate ones of an NMOS or a PMOS. The semiconductor device may include gate electrodes on the compound semiconductor layer. Separate gate electrodes may intersect the separate fin patterns.
Public/Granted literature
- US20160315085A1 SEMICONDUCTOR DEVICE Public/Granted day:2016-10-27
Information query
IPC分类: