-
公开(公告)号:US20200105764A1
公开(公告)日:2020-04-02
申请号:US16175858
申请日:2018-10-31
Inventor: Wei-Lun Hsu , Gang-Yi Lin , Yu-Hsiang Hung , Ying-Chih Lin , Feng-Yi Chang , Ming-Te Wei , Shih-Fang Tzou , Fu-Che Lee , Chia-Liang Liao
IPC: H01L27/108 , G11C11/402 , H01L23/538
Abstract: A method of forming a layout definition of a semiconductor device includes the following steps. Firstly, a plurality of first patterns is established to form a material layer over a substrate, with the first patterns being regularly arranged in a plurality of columns along a first direction to form an array arrangement. Next, a plurality of second patterns is established to surround the first patterns. Then, a third pattern is established to form a blocking layer on the material layer, with the third pattern being overlapped with a portion of the second patterns and with at least one of the second patterns being partially exposed from the third pattern. Finally, the first patterns are used to form a plurality of first openings in a stacked structure on the substrate to expose a portion of the substrate respectively.
-
公开(公告)号:US10566285B2
公开(公告)日:2020-02-18
申请号:US15170954
申请日:2016-06-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Yu-Hsiang Hung , Wei-Chi Cheng , Ssu-I Fu , Jyh-Shyang Jenq
IPC: H01L23/535 , H01L29/267 , H01L29/24 , H01L29/165 , H01L29/161 , H01L29/08 , H01L23/528 , H01L21/768 , H01L29/78 , H01L23/485
Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate; forming a gate structure on the substrate; forming an epitaxial layer adjacent to the gate structure; forming an interlayer dielectric (ILD) layer on the gate structure; forming a first contact hole in the ILD layer adjacent to the gate structure; and forming a cap layer in the recess, in which a top surface of the cap layer is even with or lower than a top surface of the substrate.
-
公开(公告)号:US20200035782A1
公开(公告)日:2020-01-30
申请号:US16116859
申请日:2018-08-29
Inventor: Li-Wei Feng , En-Chiuan Liou , Yu-Cheng Tung , Wei-Lun Hsu , Yu-Hsiang Hung , Ming-Te Wei , Le-Tien Jung
Abstract: The present invention provides a semiconductor structure including a substrate including a plurality of capacitor lower electrodes, the capacitor lower electrodes are arranged in a diamond array along a first direction and a second direction respectively, the first direction and the second direction are not perpendicular to each other. A supporting structure layer contacts at least parts of the capacitor lower electrodes, wherein the supporting structure layer includes a plurality of triangular openings, and the three corners of each triangular opening are overlapped with three adjacent capacitor lower electrodes respectively.
-
公开(公告)号:US10541304B2
公开(公告)日:2020-01-21
申请号:US15983077
申请日:2018-05-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Hung , Wei-Chi Cheng , Jyh-Shyang Jenq
IPC: H01L29/08 , H01L29/78 , H01L21/8238 , H01L29/66 , H01L27/092 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate; forming a gate structure on the substrate; forming a spacer adjacent to the gate structure; forming a recess adjacent to the spacer; forming a buffer layer in the recess, wherein the buffer layer comprises a crescent moon shape; and forming an epitaxial layer on the buffer layer.
-
公开(公告)号:US20190157445A1
公开(公告)日:2019-05-23
申请号:US16253158
申请日:2019-01-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Li-Wei Feng , Shih-Hung Tsai , Chao-Hung Lin , Chih-Kai Hsu , Yu-Hsiang Hung , Jyh-Shyang Jenq
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a first region and a second region; forming a first fin-shaped structure on the first region and a second fin-shaped structure on the second region; forming a first spacer adjacent to the first fin-shaped structure and a second spacer adjacent to the second fin-shaped structure; and using the first spacer and the second spacer as mask to remove part of the substrate for forming a third fin-shaped structure on the first region and a fourth fin-shaped structure on the second region, in which the third fin-shaped structure includes a first top portion and a first bottom portion and the fourth fin-shaped structure includes a second top portion and a second bottom portion;
-
公开(公告)号:US10103175B2
公开(公告)日:2018-10-16
申请号:US15345495
申请日:2016-11-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Yu-Hsiang Hung , Ssu-I Fu , Jyh-Shyang Jenq
IPC: H01L21/8242 , H01L27/12 , H01L29/78 , H01L29/66 , H01L29/06 , H01L21/762 , H01L21/84 , H01L29/10
Abstract: A method of forming a fin-shaped structure includes the following steps. A substrate having at least a fin structure thereon is provided. A liner is formed on sidewalls of the fin structure. An oxide layer is formed between the fin structure and the substrate. The fin structure is removed until a bottom layer of the fin structure is reserved, to form a recess between the liner. A buffer epitaxial layer and an epitaxial layer are sequentially formed in the recess. A top part of the liner is removed until sidewalls of the epitaxial layer are exposed. Moreover, a fin-shaped structure formed by said method is also provided.
-
公开(公告)号:US20180269288A1
公开(公告)日:2018-09-20
申请号:US15983077
申请日:2018-05-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Hung , Wei-Chi Cheng , Jyh-Shyang Jenq
IPC: H01L29/08 , H01L29/78 , H01L29/66 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate; forming a gate structure on the substrate; forming a spacer adjacent to the gate structure; forming a recess adjacent to the spacer; forming a buffer layer in the recess, wherein the buffer layer comprises a crescent moon shape; and forming an epitaxial layer on the buffer layer.
-
公开(公告)号:US20180197981A1
公开(公告)日:2018-07-12
申请号:US15916261
申请日:2018-03-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Li-Wei Feng , Shih-Hung Tsai , Chao-Hung Lin , Chih-Kai Hsu , Yu-Hsiang Hung , Jyh-Shyang Jenq
CPC classification number: H01L29/785 , H01L29/66795 , H01L29/66803
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a first fin-shaped structure thereon; forming a spacer adjacent to the first fin-shaped structure; using the spacer as mask to remove part of the substrate for forming a second fin-shaped structure, wherein the second fin-shaped structure comprises a top portion and a bottom portion; and forming a doped portion in the bottom portion of the second fin-shaped structure.
-
公开(公告)号:US10008569B2
公开(公告)日:2018-06-26
申请号:US15259060
申请日:2016-09-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Hung , Wei-Chi Cheng , Jyh-Shyang Jenq
IPC: H01L29/08 , H01L29/423 , H01L29/66 , H01L29/78
CPC classification number: H01L29/0847 , H01L29/42356 , H01L29/42368 , H01L29/665 , H01L29/66545 , H01L29/66636 , H01L29/78 , H01L29/7833 , H01L29/7848 , H01L29/785
Abstract: A method for fabricating semiconductor device is disclosed. First, a substrate is provided, a gate structure is formed on the substrate, a recess is formed adjacent to the gate structure, a buffer layer is formed in the recess, and an epitaxial layer is formed on the buffer layer. Preferably, the buffer layer includes a crescent moon shape.
-
公开(公告)号:US09735047B1
公开(公告)日:2017-08-15
申请号:US15172161
申请日:2016-06-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ching-Yu Chang , Ssu-I Fu , Yu-Hsiang Hung , Chih-Kai Hsu , Wei-Chi Cheng , Jyh-Shyang Jenq
IPC: H01L21/336 , H01L21/768 , H01L29/66 , H01L29/423 , H01L21/02 , H01L21/311 , H01L23/532 , H01L21/8234 , H01L27/088 , H01L21/28 , H01L21/8238
CPC classification number: H01L21/7682 , H01L21/02164 , H01L21/02274 , H01L21/0228 , H01L21/28132 , H01L21/28141 , H01L21/2815 , H01L21/28247 , H01L21/31105 , H01L21/823431 , H01L21/823456 , H01L21/823462 , H01L21/823468 , H01L21/823864 , H01L23/485 , H01L27/0886 , H01L29/42364 , H01L29/6653 , H01L29/6656 , H01L29/66689 , H01L29/66719
Abstract: A semiconductor device includes: a substrate, a gate structure on the substrate, and a spacer adjacent to the gate structure, in which the spacer extends to a top surface of the gate structure, a top surface of the spacer includes a planar surface, the spacer encloses an air gap, and the spacer is composed of a single material. The gate structure includes a high-k dielectric layer, a work function metal layer, and a low resistance metal layer, in which the high-k dielectric layer is U-shaped. The semiconductor device also includes an interlayer dielectric (ILD) layer around the gate structure and a hard mask on the spacer, in which the top surface of the hard mask is even with the top surface of the ILD layer.
-
-
-
-
-
-
-
-
-