-
公开(公告)号:US11244912B2
公开(公告)日:2022-02-08
申请号:US16481385
申请日:2017-03-30
Applicant: Intel Corporation
Inventor: Sai Vadlamani , Aleksandar Aleksov , Rahul Jain , Kyu Oh Lee , Kristof Kuwawi Darmawikarta , Robert Alan May , Sri Ranga Sai Boyapati , Telesphor Kamgaing
IPC: H01L21/48 , H01L23/66 , H01L23/498 , H01L23/00
Abstract: Semiconductor packages having a first layer interconnect portion that includes a coaxial interconnect between a die and a package substrate are described. In an example, the package substrate includes a substrate-side coaxial interconnect electrically connected to a signal line. The die is mounted on the package substrate and includes a die-side coaxial interconnect coupled to the substrate-side coaxial interconnect. The coaxial interconnects can be joined by a solder bond between respective central conductors and shield conductors.
-
公开(公告)号:US11227825B2
公开(公告)日:2022-01-18
申请号:US15773030
申请日:2015-12-21
Applicant: Intel Corporation
Inventor: Adel A. Elsherbini , Mathew J. Manusharow , Krishna Bharath , William J. Lambert , Robert L. Sankman , Aleksandar Aleksov , Brandon M. Rawlings , Feras Eid , Javier Soto Gonzalez , Meizi Jiao , Suddhasattwa Nad , Telesphor Kamgaing
IPC: H05K1/03 , H05K1/16 , H01F17/00 , H01F17/06 , H01L21/02 , H01L21/50 , H01L21/60 , H01L23/48 , H01L23/60 , G11B5/17 , G11B5/31 , G11B5/147 , G11B5/187 , H01L23/498 , H01F27/40 , H01L49/02 , H01F27/28 , H01F41/04 , H01G4/33 , H01L21/48 , H01L23/66
Abstract: Embodiments of the invention include an electrical package and methods of forming the package. In one embodiment, a transformer may be formed in the electrical package. The transformer may include a first conductive loop that is formed over a first dielectric layer. A thin dielectric spacer material may be used to separate the first conductive loop from a second conductive loop that is formed in the package. Additional embodiments of the invention include forming a capacitor formed in the electrical package. For example, the capacitor may include a first capacitor plate that is formed over a first dielectric layer. A thin dielectric spacer material may be used to separate the first capacitor plate form a second capacitor plate that is formed in the package. The thin dielectric spacer material in the transformer and capacitor allow for increased coupling factors and capacitance density in electrical components.
-
公开(公告)号:US11222836B2
公开(公告)日:2022-01-11
申请号:US16649578
申请日:2017-12-30
Applicant: Intel Corporation
Inventor: Veronica Strong , Aleksandar Aleksov , Brandon Rawlings , Johanna Swan
IPC: H01L29/40 , H01L23/498 , H01L21/48 , H01L23/48 , H01L23/538
Abstract: Device package and a method of forming a device package are described. The device package includes an interposer with interconnects on an interconnect package layer and a conductive layer on the interposer. The device package has dies on the conductive layer, where the package layer includes a zero-misalignment two-via stack (ZM2VS) and a dielectric. The ZM2VS directly coupled to the interconnect. The ZM2VS further includes the dielectric on a conductive pad, a first via on a first seed, and first seed on a top surface of the conductive pad, where the first via extends through dielectric. The ZM2VS also has a conductive trace on dielectric, and a second via on a second seed, the second seed is on the dielectric, where the conductive trace connects to first and second vias, where second via connects to an edge of conductive trace opposite from first via.
-
公开(公告)号:US20210376437A1
公开(公告)日:2021-12-02
申请号:US17403571
申请日:2021-08-16
Applicant: Intel Corporation
Inventor: Aleksandar Aleksov , Georgios C. Dogiamis , Telesphor Kamgaing , Sasha N. Oster , Adel A. Elsherbini , Shawna M. Liff , Johanna M. Swan , Brandon M. Rawlings , Richard J. Dischler
Abstract: A method of forming a waveguide comprises forming an elongate waveguide core including a dielectric material; and arranging a conductive sheet around an outside surface of the dielectric core to produce a conductive layer around the waveguide core.
-
公开(公告)号:US11189580B2
公开(公告)日:2021-11-30
申请号:US16721327
申请日:2019-12-19
Applicant: INTEL CORPORATION
Inventor: Adel A. Elsherbini , Krishna Bharath , Feras Eid , Johanna M. Swan , Aleksandar Aleksov , Veronica Aleman Strong
IPC: H01L23/60 , H05K1/18 , H01L27/02 , H01L23/00 , H01L23/498
Abstract: Disclosed herein are structures, devices, and methods for electrostatic discharge protection (ESDP) in integrated circuits (ICs). For example, in some embodiments, an IC package support may include: a first conductive structure in a dielectric material; a second conductive structure in the dielectric material; and a material in contact with the first conductive structure and the second conductive structure, wherein the material includes a polymer, and the material is different from the dielectric material. The material may act as a dielectric material below a trigger voltage, and as a conductive material above the trigger voltage.
-
公开(公告)号:US11095012B2
公开(公告)日:2021-08-17
申请号:US16329587
申请日:2016-09-30
Applicant: Intel Corporation
Inventor: Aleksandar Aleksov , Georgios C. Dogiamis , Telesphor Kamgaing , Sasha N. Oster , Adel A. Elsherbini , Shawna M. Liff , Johanna M. Swan , Brandon M. Rawlings , Richard J. Dischler
Abstract: A method of forming a waveguide comprises forming an elongate waveguide core including a dielectric material; and arranging a conductive sheet around an outside surface of the dielectric core to produce a conductive layer around the waveguide core.
-
公开(公告)号:US11088103B2
公开(公告)日:2021-08-10
申请号:US16646084
申请日:2018-01-12
Applicant: Intel Corporation
Inventor: Changhua Liu , Xiaoying Guo , Aleksandar Aleksov , Steve S. Cho , Leonel Arana , Robert May , Gang Duan
Abstract: A patch structure of an integrated circuit package comprises a core having a first side facing downwards and a second side facing upwards. A first solder resist (SR) layer is formed on the first side of the core, wherein the first SR layer comprises a first layer interconnect (FLI) and has a first set of one or more microbumps thereon to bond to one or more logic die. A second solder resist (SR) layer is formed on the second side of the core, wherein the second SR layer has a second set of one or more microbumps thereon to bond with a substrate. One or more bridge dies includes a respective sets of bumps, wherein the one or more bridge dies is disposed flipped over within the core such that the respective sets of bumps face downward and connect to the first set of one or more microbumps in the FLI.
-
公开(公告)号:US20210193597A1
公开(公告)日:2021-06-24
申请号:US16721603
申请日:2019-12-19
Applicant: Intel Corporation
Inventor: Feras Eid , Veronica Aleman Strong , Aleksandar Aleksov , Adel A. Elsherbini , Johanna M. Swan
IPC: H01L23/60 , H01L23/498 , H01L21/48 , H01H61/01 , H01H49/00
Abstract: Embodiments may relate to a package substrate that includes a signal line and a ground line. The package substrate may further include a switch communicatively coupled with the ground line. The switch may have an open position where the switch is communicatively decoupled with the signal line, and a closed position where the switch is communicatively coupled with the signal line. Other embodiments may be described or claimed.
-
公开(公告)号:US11016288B2
公开(公告)日:2021-05-25
申请号:US16072161
申请日:2016-04-01
Applicant: Intel Corporation
Inventor: Sasha N. Oster , Feras Eid , Johanna M. Swan , Thomas L. Sounart , Aleksandar Aleksov , Shawna M. Liff , Baris Bicen , Valluri R. Rao
IPC: G02B26/08 , H01L27/20 , H01L41/09 , H01L41/253
Abstract: Embodiments of the invention include a display formed on an organic substrate and methods of forming such a device. According to an embodiment, an array of pixel mirrors may be formed on the organic substrate. For example, each of the pixel mirrors is actuatable about one or more axes out of the plane of the organic substrate. Additionally, embodiments of the invention may include an array of routing mirrors formed on the organic substrate. According to an embodiment, each of the routing mirrors is actuatable about two axes out of the plane of the organic substrate. In embodiments of the invention, a light source may be used for emitting light towards the array of routing mirrors. For example, light emitted from the light source may be reflected to one or more of the pixel mirrors by one of the routing mirrors.
-
公开(公告)号:US20210143111A1
公开(公告)日:2021-05-13
申请号:US16683125
申请日:2019-11-13
Applicant: Intel Corporation
Inventor: Aleksandar Aleksov , Feras Eid , Johanna M. Swan , Adel A. Elsherbini , Veronica Aleman Strong
IPC: H01L23/60 , H01L23/498 , H01L23/00 , H01L23/053
Abstract: Embodiments may relate to a microelectronic package with an electrostatic discharge (ESD) protection structure within the package substrate. The ESD protection structure may include a cavity that has a contact of a signal line and a contact of a ground line positioned therein. Other embodiments may be described or claimed.
-
-
-
-
-
-
-
-
-