METHODS FOR FABRICATING MOS DEVICES HAVING EPITAXIALLY GROWN STRESS-INDUCING SOURCE AND DRAIN REGIONS
    12.
    发明申请
    METHODS FOR FABRICATING MOS DEVICES HAVING EPITAXIALLY GROWN STRESS-INDUCING SOURCE AND DRAIN REGIONS 审中-公开
    用于制造具有外源性应力诱导源和排水区的MOS器件的方法

    公开(公告)号:WO2010085757A1

    公开(公告)日:2010-07-29

    申请号:PCT/US2010/021999

    申请日:2010-01-25

    Abstract: Methods of fabricating a semiconductor device (100) on and in a semiconductor substrate (110) having a first region (180) and a second region (200) are provided. In accordance with an exemplary embodiment of the invention, a method comprises forming a first gate stack (124) overlying the first region (180) and a second gate stack (128) overlying the second region (200), etching into the substrate (110) first recesses (142) and second recesses (142), the first recesses (142) aligned at least to the first gate stack (124) in the first region (180), and the second recesses (142) aligned at least to the second gate stack (128) in the second region (200), epitaxially growing a first stress-inducing monocrystalline material (150) in the first and second recesses (142), removing the first stress-inducing monocrystalline material (150) from the first recesses (142), and epitaxially growing a second stress-inducing monocrystalline material (170) in the first recesses (142), wherein the second stress-inducing monocrystalline material (170) has a composition different from the first stress-inducing monocrystalline material (150).

    Abstract translation: 提供了在具有第一区域(180)和第二区域(200)的半导体衬底(110)之上和之中制造半导体器件(100)的方法。 根据本发明的示例性实施例,一种方法包括形成覆盖第一区域(180)的第一栅极堆叠(124)和覆盖第二区域(200)的第二栅极叠层(128),蚀刻到衬底(110) )第一凹部(142)和第二凹部(142),所述第一凹部(142)至少对准所述第一区域(180)中的所述第一栅极堆叠(124),并且所述第二凹部(142)至少对准 在第二区域(200)中的第二栅极堆叠(128),在第一和第二凹部(142)中外延生长第一应力诱导单晶材料(150),从第一和第二区域移除第一应力诱导单晶材料(150) 凹陷(142),并且在第一凹槽(142)中外延生长第二应力诱导单晶材料(170),其中第二应力诱导单晶材料(170)具有不同于第一应力诱导单晶材料 150)。

    MULTIPLE GATE TRANSISTOR HAVING HOMOGENOUSLY SILICIDED FIN END PORTIONS
    13.
    发明申请
    MULTIPLE GATE TRANSISTOR HAVING HOMOGENOUSLY SILICIDED FIN END PORTIONS 审中-公开
    具有均质硅胶端部的多栅极晶体管

    公开(公告)号:WO2010062385A1

    公开(公告)日:2010-06-03

    申请号:PCT/US2009/006276

    申请日:2009-11-25

    CPC classification number: H01L29/785 H01L29/41791 H01L29/66795

    Abstract: In a multiple gate transistor, the plurality of fins of the drain or source (211) of the transistor (200) are electrically connected to each other by means of a common contact element (243), wherein enhanced uniformity of the corresponding contact regions (235) may be accomplished by an enhanced silicidation process sequence. For this purpose, the fins may be embedded into a dielectric material (230) in which an appropriate contact opening (230A) may be formed to expose end faces (210F) of the fins (210), which may then act as silicidation surface areas.

    Abstract translation: 在多栅极晶体管中,晶体管(200)的漏极或源极(211)的多个散热片通过公共接触元件(243)彼此电连接,其中相应的接触区域( 235)可以通过增强的硅化工艺顺序完成。 为此,翅片可嵌入介电材料(230)中,其中可以形成适当的接触开口(230A)以暴露翅片(210)的端面(210F),其然后可以作为硅化表面区域 。

    ALTERNATE ADDRESS SPACE TO PERMIT VIRTUAL MACHINE MONITOR ACCESS TO GUEST VIRTUAL ADDRESS SPACE

    公开(公告)号:WO2009094163A3

    公开(公告)日:2009-07-30

    申请号:PCT/US2009/000410

    申请日:2009-01-22

    Abstract: In one embodiment, a processor (30) supports an alternate address space during execution of non-guest code (such as a minivisor (172) or a virtual machine monitor (VMM) (18)). The alternate address space may be the guest address space. An instruction in the minivisor ( 172)/VMM (18) may specify the alternate address space for a data access, permitting the minivisor (172) /VMM (18) to read guest memory state via the alternate address space. In another embodiment, a processor (30) may implement a page table base address register (mCR3) dedicated for the minivisor's (172) use. In still another embodiment, the minivisor (172) may be implemented as a specified entry point in the VMM address space (220).

    OPTIMIZATION OF APPLICATION POWER CONSUMPTION AND PERFORMANCE IN AN INTEGRATED SYSTEM ON A CHIP
    18.
    发明申请
    OPTIMIZATION OF APPLICATION POWER CONSUMPTION AND PERFORMANCE IN AN INTEGRATED SYSTEM ON A CHIP 审中-公开
    芯片集成系统中应用功耗和性能的优化

    公开(公告)号:WO2010080499A3

    公开(公告)日:2010-09-02

    申请号:PCT/US2009068480

    申请日:2009-12-17

    Abstract: A method for determining an operating point of a shared resource. The method includes receiving indications of access demand to a shared resource from each of a plurality of functional units and determining a maximum access demand from among the plurality of functional units based on their respective indications. The method further includes determining a required operating point of the shared resource based on the maximum access demand, wherein the shared resource is shared by each of the plurality of functional units, comparing the required operating point to a present operating point of the shared resource, and changing to the required operating point from the present operating point if the required and present operating points are different.

    Abstract translation: 一种确定共享资源的工作点的方法。 该方法包括从多个功能单元中的每一个接收对共享资源的访问请求的指示,并且基于它们各自的指示来从多个功能单元中确定最大访问需求。 该方法还包括基于最大访问需求来确定共享资源的所需操作点,其中共享资源被多个功能单元中的每一个共享,将所需操作点与共享资源的当前操作点进行比较, 如果所需和现在的操作点不同,则从当前操作点改变到所需的操作点。

    OPTIMIZATION OF APPLICATION POWER CONSUMPTION AND PERFORMANCE IN AN INTEGRATED SYSTEM ON A CHIP
    19.
    发明申请
    OPTIMIZATION OF APPLICATION POWER CONSUMPTION AND PERFORMANCE IN AN INTEGRATED SYSTEM ON A CHIP 审中-公开
    优化芯片集成系统中的应用功耗和性能

    公开(公告)号:WO2010080499A2

    公开(公告)日:2010-07-15

    申请号:PCT/US2009/068480

    申请日:2009-12-17

    Abstract: A method for determining an operating point of a shared resource. The method includes receiving indications of access demand to a shared resource from each of a plurality of functional units and determining a maximum access demand from among the plurality of functional units based on their respective indications. The method further includes determining a required operating point of the shared resource based on the maximum access demand, wherein the shared resource is shared by each of the plurality of functional units, comparing the required operating point to a present operating point of the shared resource, and changing to the required operating point from the present operating point if the required and present operating points are different.

    Abstract translation: 一种用于确定共享资源的操作点的方法。 该方法包括从多个功能单元中的每一个接收对共享资源的访问需求的指示,并且基于它们各自的指示确定多个功能单元中的最大访问需求。 该方法还包括基于最大访问需求来确定共享资源的所需工作点,其中共享资源由多个功能单元中的每个功能单元共享,将所需的操作点与共享资源的当前工作点进行比较, 并且如果所需和当前的操作点不同,则从当前操作点改变到所需的操作点。

    LOCAL SILICIDATION OF VIA BOTTOMS IN METALLIZATION SYSTEMS OF SEMICONDUCTOR DEVICES
    20.
    发明申请
    LOCAL SILICIDATION OF VIA BOTTOMS IN METALLIZATION SYSTEMS OF SEMICONDUCTOR DEVICES 审中-公开
    在半导体器件金属化系统中通过底部的局部硅化

    公开(公告)号:WO2010078074A1

    公开(公告)日:2010-07-08

    申请号:PCT/US2009/068673

    申请日:2009-12-18

    Abstract: Electromigration behavior in complex metallization systems of semiconductor devices may be enhanced at critical areas between a metal line and a via by locally forming a copper/silicon compound. In some illustrative embodiments, the formation of the copper/ silicon compound may be combined with other treatments for cleaning the exposed surface areas and/or modifying the molecular structure thereof.

    Abstract translation: 通过局部形成铜/硅化合物,可以在金属线和通孔之间的关键区域增强半导体器件复杂金属化系统中的电迁移行为。 在一些说明性实施例中,铜/硅化合物的形成可以与用于清洁暴露的表面区域和/或改变其分子结构的其它处理组合。

Patent Agency Ranking