-
公开(公告)号:MX171578B
公开(公告)日:1993-11-08
申请号:MX1619989
申请日:1989-05-26
Applicant: IBM
Inventor: BLAND PATRICK MAURICE , DEAN MARK EDWARD , MILLING PHILIP ERNA
IPC: G06F9/44 , G06F9/445 , G06F13/36 , G06F13/362 , G06F7/06
Abstract: A multi-bus microcomputer system includes a cache subsystem and an arbitration supervisor. A CPU is provided with a PREEMPT signal source which generates a preempt signal in CPU cycles extending beyond a specified duration. The preempt signal is effective at any device having access to the bus to initiate an orderly termination of the bus usage. When that device signals its termination of bus usage, the arbitration supervisor changes the state of an ARB/GRANT conductor, which had been in the grant phase, to the arbitration phase. During the arbitration phase each of the devices (other than the CPU) cooperates in an arbitration mechanism for bus usage during the next grant phase. On the other hand, the CPU, having asserted preempt, responds to a signal indicating initiation of the arbitration phase by immediately accessing the system bus.
-
公开(公告)号:AU611287B2
公开(公告)日:1991-06-06
申请号:AU3409789
申请日:1989-05-05
Applicant: IBM
Inventor: BLAND PATRICK MAURICE , DEAN MARK EDWARD , MILLING PHILIP ERNA
IPC: G06F9/44 , G06F9/445 , G06F13/36 , G06F13/362 , G06F13/14
Abstract: A multi-bus microcomputer system includes a cache subsystem and an arbitration supervisor. A CPU is provided with a PREEMPT signal source which generates a preempt signal in CPU cycles extending beyond a specified duration. The preempt signal is effective at any device having access to the bus to initiate an orderly termination of the bus usage. When that device signals its termination of bus usage, the arbitration supervisor changes the state of an ARB/GRANT conductor, which had been in the grant phase, to the arbitration phase. During the arbitration phase each of the devices (other than the CPU) cooperates in an arbitration mechanism for bus usage during the next grant phase. On the other hand, the CPU, having asserted preempt, responds to a signal indicating initiation of the arbitration phase by immediately accessing the system bus.
-
公开(公告)号:BR8902388A
公开(公告)日:1990-01-16
申请号:BR8902388
申请日:1989-05-24
Applicant: IBM
Inventor: BLAND PATRICK MAURICE , DEAN MARK EDWARD , MILLING PHILIP ERNA
IPC: G06F9/44 , G06F9/445 , G06F13/36 , G06F13/362 , G06F13/38
Abstract: A multi-bus microcomputer system includes a cache subsystem and an arbitration supervisor. A CPU is provided with a PREEMPT signal source which generates a preempt signal in CPU cycles extending beyond a specified duration. The preempt signal is effective at any device having access to the bus to initiate an orderly termination of the bus usage. When that device signals its termination of bus usage, the arbitration supervisor changes the state of an ARB/GRANT conductor, which had been in the grant phase, to the arbitration phase. During the arbitration phase each of the devices (other than the CPU) cooperates in an arbitration mechanism for bus usage during the next grant phase. On the other hand, the CPU, having asserted preempt, responds to a signal indicating initiation of the arbitration phase by immediately accessing the system bus.
-
公开(公告)号:DE3480637D1
公开(公告)日:1990-01-04
申请号:DE3480637
申请日:1984-09-10
Applicant: IBM
Inventor: MILLING PHILIP ERNA
IPC: H04L12/407 , H04L11/16
-
公开(公告)号:NO891585A
公开(公告)日:1989-11-27
申请号:NO891585
申请日:1989-04-18
Applicant: IBM
Inventor: MILLING PHILIP ERNA , BLAND PATRICK MAURICE , DEAN MARK EDWARD
IPC: G06F13/36 , G06F13/362 , G06F12/06 , G06F13/38
CPC classification number: G06F13/36 , G06F13/362
-
公开(公告)号:FI891786A
公开(公告)日:1989-11-27
申请号:FI891786
申请日:1989-04-14
Applicant: IBM
Inventor: MILLING PHILIP ERNA , DEAN MARK EDWARD , BLAND PATRICK MAURICE
IPC: G06F9/44 , G06F9/445 , G06F13/36 , G06F13/362 , G06F
Abstract: A multi-bus microcomputer system includes a cache subsystem and an arbitration supervisor. A CPU is provided with a PREEMPT signal source which generates a preempt signal in CPU cycles extending beyond a specified duration. The preempt signal is effective at any device having access to the bus to initiate an orderly termination of the bus usage. When that device signals its termination of bus usage, the arbitration supervisor changes the state of an ARB/GRANT conductor, which had been in the grant phase, to the arbitration phase. During the arbitration phase each of the devices (other than the CPU) cooperates in an arbitration mechanism for bus usage during the next grant phase. On the other hand, the CPU, having asserted preempt, responds to a signal indicating initiation of the arbitration phase by immediately accessing the system bus.
-
-
-
-
-