-
公开(公告)号:US12176025B2
公开(公告)日:2024-12-24
申请号:US17844955
申请日:2022-06-21
Applicant: STMicroelectronics International N.V.
Inventor: Harsh Rawat , Kedar Janardan Dhori , Promod Kumar , Nitin Chawla , Manuj Ayodhyawasi
IPC: G11C11/412 , G11C11/418 , G11C11/419
Abstract: An in-memory computation circuit includes a memory array with SRAM cells connected in rows by word lines and in columns by bit lines. Body bias nodes of the transistors in each SRAM cell are biased by a modulated body bias voltage. A row controller circuit simultaneously actuates word lines in parallel for an in-memory compute operation. A column processing circuit processes analog voltages developed on the bit lines in response to the simultaneous actuation to generate a decision output for the in-memory compute operation. A voltage generator circuit switches the modulated body bias voltage from a non-negative voltage level to a negative voltage level during the simultaneous actuation. The negative voltage level is adjusted dependent on integrated circuit process and/or temperature conditions in order to optimize protection against unwanted memory cell data flip.