EEPROM memory protected against the effects from a breakdown of an access transistor
    251.
    发明申请
    EEPROM memory protected against the effects from a breakdown of an access transistor 有权
    EEPROM存储器可防止存取晶体管故障的影响

    公开(公告)号:US20030035329A1

    公开(公告)日:2003-02-20

    申请号:US10178796

    申请日:2002-06-24

    CPC classification number: G11C16/10 G11C16/0433 G11C16/08

    Abstract: An electrically programmable and erasable memory includes memory cells, with each memory cell including a floating gate transistor and an access transistor. The floating gate transistor has a first terminal connected to the access transistor. The memory includes circuitry for respectively applying during an erasing phase a first signal, and a second signal on the control gate and on a second terminal of the floating gate transistors of the memory cells to be erased. The circuitry also applies to the gates of the corresponding access transistors of the memory cells to be erased a signal having a voltage that is different from a voltage of the first signal and has a low or zero potential difference with respect to a voltage of the second signal. The memory is protected against the effects from a breakdown of the gate oxide of an access transistor.

    Abstract translation: 电可编程和可擦除存储器包括存储单元,其中每个存储单元包括浮栅晶体管和存取晶体管。 浮栅晶体管具有连接到存取晶体管的第一端。 存储器包括用于在擦除阶段期间分别施加第一信号的电路和在要擦除的存储器单元的控制栅极和浮置栅极晶体管的第二端子上的第二信号。 该电路还适用于存储器单元的相应存取晶体管的栅极,以被擦除具有与第一信号的电压不同的电压的信号,并且相对于第二个电压的电压具有低或零电位差 信号。 保护存储器不受存取晶体管栅极氧化物击穿的影响。

    Synchronization and equalization device for a digital transmission system receiver
    252.
    发明申请
    Synchronization and equalization device for a digital transmission system receiver 有权
    数字传输系统接收机的同步和均衡装置

    公开(公告)号:US20030016764A1

    公开(公告)日:2003-01-23

    申请号:US10184035

    申请日:2002-06-26

    CPC classification number: H04L7/0054 H04L7/0029

    Abstract: A receiver for a digital data transmission device for receiving a digital signal and comprising a free sampler physically taking samples rk of a received signal r(t) at a frequency at least equal to twice the received signal spectrum maximum frequency. A digital interpolator allows to derive a sequence of samples Xk calculated from said physical samples, according to a tuning parameter null. An equalizer adjustable to a set of equalization parameters e allows to process said interpolator output samples Xk. A computing unit simultaneously provides, in a single processing, values of null to the digital interpolator and values of the equalization parameters e to the digital equalizer. The invention also provides a method for digitally processing a received signal in a digital transmission device.

    Abstract translation: 一种用于数字数据传输设备的接收器,用于接收数字信号并且包括以至少等于接收信号频谱最大频率的两倍的频率物理地采集接收信号r(t)的采样rk的自由采样器。 数字插值器允许根据调谐参数tau导出从所述物理样本计算的样本序列X k。 可调整到一组均衡参数e的均衡器允许处理所述插值器输出样本Xk。 计算单元在单个处理中同时提供对数字内插器的τ值和均衡参数e到数字均衡器的值。 本发明还提供了一种在数字传输设备中数字处理接收信号的方法。

    Method and device for checking the charge state of a battery, in particular a rechargeable battery for a cellular mobile telephone
    253.
    发明申请
    Method and device for checking the charge state of a battery, in particular a rechargeable battery for a cellular mobile telephone 有权
    用于检查电池的充电状态的方法和装置,特别是用于蜂窝移动电话的可再充电电池

    公开(公告)号:US20030011372A1

    公开(公告)日:2003-01-16

    申请号:US10174526

    申请日:2002-06-18

    CPC classification number: G01R22/00 G01R31/3613 H03F2200/261

    Abstract: The amount of charge passing through a measurement resistor connected to a rechargeable battery is measured by integrating in an analog manner an overall current. This overall current is equal to the sum of the resistor current and of a reference current that selectively takes one of two opposite values. The results of the integration are compared with a reference voltage, and one of two opposite values of the reference current is selected depending on each result of the comparison. The number of times where the positive opposite value of the reference current is selected furnishes an indication on the amount of charge during the integration time.

    Abstract translation: 通过连接到可再充电电池的测量电阻器的电荷量通过以模拟方式集成整体电流来测量。 该总电流等于电阻器电流和选择性地采用两个相反值之一的参考电流的总和。 将积分的结果与参考电压进行比较,并且根据比较的每个结果来选择参考电流的两个相反值中的一个。 选择参考电流的正相反值的次数提供了在积分时间期间的充电量的指示。

    Process and device for managing the memory space of a hard disk, in particular for a receiver of satellite digital television signals
    254.
    发明申请
    Process and device for managing the memory space of a hard disk, in particular for a receiver of satellite digital television signals 有权
    用于管理硬盘的存储空间的处理和设备,特别是用于卫星数字电视信号的接收机

    公开(公告)号:US20030002864A1

    公开(公告)日:2003-01-02

    申请号:US10172356

    申请日:2002-06-14

    CPC classification number: H04N5/76 G11B20/1217 H04N5/781 H04N9/8042

    Abstract: Several audio/video streams are recorded in an interleaved manner on logical tracks of variable sizes. These audio/video streams are selected on the basis of an allocation table contained in a random access memory, and which describes the state of occupancy of the logical tracks. The logical tracks include elementary storage portions formed of integer numbers of sectors of the disk. A chaining of the various portions is performed during recording using the index numbers of the preceding and succeeding portions, as well as indications of unknown relationships which will be updated subsequently.

    Abstract translation: 在可变尺寸的逻辑磁道上以交错的方式记录多个音频/视频流。 这些音频/视频流是基于包含在随机存取存储器中的分配表来选择的,并且描述了逻辑磁道的占用状态。 逻辑磁道包括由磁盘的整数个扇区形成的基本存储部分。 在使用前后部分的索引号码的记录期间执行各部分的链接,以及将随后更新的未知关系的指示。

    Microwave structure semiconductor device
    255.
    发明申请
    Microwave structure semiconductor device 有权
    微波结构半导体器件

    公开(公告)号:US20030001279A1

    公开(公告)日:2003-01-02

    申请号:US10184027

    申请日:2002-06-27

    Abstract: A multilayer semiconductor device includes at least one structure for transmitting electrical signals, and in particular, microwave signals. The device includes at least one electrically conductive enclosure that includes a bottom plate and a top plate in two different layers. Lateral walls connect the bottom and top plates. Electrically conductive connecting strips extend into the enclosure and are in an intermediate layer, and are electrically insulated from the enclosure. The enclosure has at least one passage through which extends electrical connections of the connecting strips, which are also electrically insulated from the enclosure.

    Abstract translation: 多层半导体器件包括用于传输电信号,特别是微波信号的至少一种结构。 该装置包括至少一个导电外壳,其包括底板和两个不同层中的顶板。 侧壁连接底板和顶板。 导电连接条延伸到外壳中并处于中间层,并与外壳电绝缘。 外壳具有至少一个通道,通过该通道延伸连接条的电连接,其也与外壳电绝缘。

    Method of illuminating a layer of a material, in particular of photosensitive resin
    256.
    发明申请
    Method of illuminating a layer of a material, in particular of photosensitive resin 审中-公开
    照射材料层,特别是光敏树脂层的方法

    公开(公告)号:US20020187435A1

    公开(公告)日:2002-12-12

    申请号:US10114428

    申请日:2002-04-02

    CPC classification number: G03F7/70466

    Abstract: A method of illuminating a layer of a material, in particular a photosensitive resin, using a light source, in order to expose an area of that material to a useful dose of light for subsequent etching of that material in that area, consisting in effecting a first exposure through a pattern of a first mask made up of a central hole and peripheral holes with a first dose of light less than said useful dose, and a second exposure through a pattern of a second mask made up of a single hole with a second dose of light such that the cumulative total of said first dose induced through the central hole of the first mask and the second dose induced through the single hole of said second mask produces at least said useful dose over said area.

    Abstract translation: 使用光源照射材料层,特别是感光树脂的方法,以便将该材料的区域暴露于有用剂量的光,以便随后蚀刻该区域中的该材料,该方法包括: 通过由中心孔和外围孔构成的第一掩模的图案,其具有小于所述有用剂量的第一剂量的光的第一次曝光,以及通过由单个孔构成的第二掩模的图案的第二次曝光与第二次 使得通过第一掩模的中心孔诱导的所述第一剂量的累积总和通过所述第二掩模的单个孔诱导的第二剂量在所述区域上产生至少所述有用剂量。

    Method for the generation of pulse-width-modulated signals and associated signal generator
    257.
    发明申请
    Method for the generation of pulse-width-modulated signals and associated signal generator 有权
    用于产生脉宽调制信号和相关信号发生器的方法

    公开(公告)号:US20020180546A1

    公开(公告)日:2002-12-05

    申请号:US10126494

    申请日:2002-04-19

    Inventor: Vincent Onde

    CPC classification number: G06F1/025 H02M7/53873 H03K7/08

    Abstract: A pulse-width-modulated signal is generated out of a sampled reference signal. The least significant bits of a sample of the reference signal are stored in a comparison register. At the same time, a check is made in a test circuit to find out if the sample considered corresponds to a maximum amplitude of the reference signal. If this is the case, an overflow bit is given. The overflow bit and the least significant bits of the sample considered are then linked together to obtain a comparison word. The comparison word is compared with a number given by the counter to generate the pulse-width-modulated signal.

    Abstract translation: 从采样的参考信号中产生脉宽调制信号。 参考信号的采样的最低有效位被存储在比较寄存器中。 同时,在测试电路中进行检查,以确定所考虑的样本是否对应于参考信号的最大幅度。 如果是这种情况,则给出溢出位。 然后将考虑的样本的溢出位和最低有效位链接在一起以获得比较字。 将比较字与由计数器给出的数字进行比较,以产生脉宽调制信号。

    Circuit for shefting switching signals
    258.
    发明申请
    Circuit for shefting switching signals 有权
    切换信号的电路

    公开(公告)号:US20020175737A1

    公开(公告)日:2002-11-28

    申请号:US10100510

    申请日:2002-03-18

    Inventor: Pascal Debaty

    CPC classification number: H03K3/356113 H03K17/102

    Abstract: A circuit for shifting at least one input switching signal includes a CMOS bistable circuit having two branches, and a circuit for accelerating the switching of the bistable circuit. The circuit for accelerating the switching allows an output transistor of each branch to be switched to the off state when an input transistor of the branch switches to the on state. The circuit for accelerating switching includes, for at least one given branch, an associated current mirror generating a turn-off current for the output transistor of the branch on the basis of a turn-on current for the input transistor of the branch.

    Abstract translation: 用于移位至少一个输入切换信号的电路包括具有两个分支的CMOS双稳态电路和用于加速双稳态电路的切换的电路。 当分支的输入晶体管切换到导通状态时,用于加速开关的电路允许每个分支的输出晶体管切换到截止状态。 用于加速切换的电路包括对于至少一个给定的分支,相关联的电流镜根据分支的输入晶体管的导通电流为分支的输出晶体管产生截止电流。

    FAMOS type non-volatile memory
    259.
    发明申请
    FAMOS type non-volatile memory 有权
    FAMOS型非易失性存储器

    公开(公告)号:US20020175353A1

    公开(公告)日:2002-11-28

    申请号:US10126442

    申请日:2002-04-19

    CPC classification number: G11C16/0433 H01L27/115

    Abstract: An FAMOS memory includes memory cells, with each memory cell including an insulated gate transistor, and a first access transistor having a drain connected to a source of the insulated gate transistor. The FAMOS memory also includes an insulation transistor having a drain and a source respectively connected to the source of the insulated gate transistors of two adjacent cells of a same row. Each insulated gate transistor has a ring structure, and a ladder-shaped separation region insulates the cells of the same row.

    Abstract translation: FAMOS存储器包括存储器单元,其中每个存储单元包括绝缘栅极晶体管,以及具有连接到绝缘栅极晶体管的源极的漏极的第一存取晶体管。 FAMOS存储器还包括绝缘晶体管,其具有分别连接到同一行的两个相邻单元的绝缘栅极晶体管的源极的漏极和源极。 每个绝缘栅极晶体管具有环形结构,并且梯形分离区域使得同一行的单元绝缘。

    Computer system with debug facility
    260.
    发明申请
    Computer system with debug facility 有权
    具有调试功能的计算机系统

    公开(公告)号:US20020174385A1

    公开(公告)日:2002-11-21

    申请号:US10021269

    申请日:2001-12-12

    CPC classification number: G06F11/3632 G06F9/30072 G06F11/3648

    Abstract: A computer system for executing instructions having assigned guard indicators, comprises instruction supply circuitry, pipelined execution units for receiving instructions from the supply circuitry together with at least one guard indicator selected from a set of guard indicators, the execution unit including a master guard value store containing master values for the guard indicators, and circuitry for resolving the guard values in the execution pipeline and providing a signal to indicate whether the pipeline is committed to the execution of the instruction, and an emulator having watch circuitry for effecting a watch on selected instructions supplied to the execution pipeline and synchronising circuitry for correlating resolution of the guard indicator of each selected instruction with a program count for that instruction.

    Abstract translation: 一种用于执行具有分配的保护指示器的指令的计算机系统,包括指令提供电路,用于从供应电路接收指令的流水线执行单元以及从一组保护指示器中选择的至少一个保护指示符,所述执行单元包括主保护值存储 包括用于保护指示器的主值,以及用于解析执行流水线中的保护值的电路,以及提供用于指示流水线是否被提交到执行指令的信号的模块,以及具有用于对所选指令进行监视的监视电路的仿真器 提供给执行流水线和同步电路,用于将每个所选指令的保护指示符的分辨率与该指令的程序计数相关。

Patent Agency Ranking