POWER SUPPLY CONTROL CIRCUIT, RELATED POWER SUPPLY AND METHOD OF OPERATING A POWER SUPPLY

    公开(公告)号:US20250119056A1

    公开(公告)日:2025-04-10

    申请号:US18891647

    申请日:2024-09-20

    Abstract: Provided is a power supply control circuit for a power supply, including a PFC converter configured to generate a bus voltage, an electronic converter and an auxiliary power supply configured to generate an auxiliary supply voltage. The PFC converter comprises a PFC control circuit configured to drive the PFC converter to regulate the bus voltage to a requested value. When the output power is greater than the threshold, the power supply control circuit supplies the PFC control circuit with the auxiliary supply voltage. When the output power is smaller than the threshold, the circuit compares the bus voltage to upper and lower thresholds. When the bus voltage is greater than the upper threshold, the circuit inhibits supply of the PFC control circuit with the auxiliary supply voltage. When the bus voltage is smaller than a lower threshold, the circuit supplies the PFC control circuit with the auxiliary supply voltage.

    HEMT TRANSISTOR
    22.
    发明申请

    公开(公告)号:US20250118613A1

    公开(公告)日:2025-04-10

    申请号:US18892003

    申请日:2024-09-20

    Abstract: The present disclosure generally provides for a high electron mobility transistor or HEMT. An example HEMT includes a first semiconductor layer; a gate arranged on a first surface of the first semiconductor layer; a first passivation layer comprising at least a sub-layer of a first dielectric material on the sides of the gate, the first passivation layer further extending over a first portion of the surface of the first semiconductor layer; and a second passivation layer, distinct from the first passivation layer, comprising at least a sub-layer of the same first dielectric material on a second portion of the surface of the first semiconductor layer next to the first passivation layer.

    METHOD OF MANUFACTURING A BIPOLAR TRANSISTOR

    公开(公告)号:US20250113511A1

    公开(公告)日:2025-04-03

    申请号:US18903368

    申请日:2024-10-01

    Abstract: To manufacture a bipolar transistor, a first stack of layers including a first layer made of the material of the base of the bipolar transistor is formed between second and third insulating layers. A first cavity is then formed crossing the first stack in such a way as to reach the substrate. The forming of the first cavity includes an etching of no layer covering the first layer other than the third layer. A first portion of the collector of the bipolar transistor and a second portion of the base of the bipolar transistor are then formed in the first cavity.

    ENVELOPE DETECTOR ARCHITECTURE WITH NOISE CANCELATION

    公开(公告)号:US20250112596A1

    公开(公告)日:2025-04-03

    申请号:US18480322

    申请日:2023-10-03

    Abstract: According to an embodiment, an envelope detector circuit for detecting an envelope of a signal from a sensor in a pre-amplifier circuit of a hard disk drive is provided. The circuit includes a half-wave rectifier, a low-pass filter, and a differential full-wave rectifier. The half-wave rectifier receives a differential voltage from the sensor indicating a fly height of the hard disk drive and generates a pair of single-ended output waveforms based on the differential voltage. Each pair of single-ended output waveforms has a positive polarity for a half-cycle it passes through. The low-pass filter includes a first and a second low-pass filter. The low-pass filter allows low-frequency signals from the pair of single-ended output waveforms to pass through while attenuating or blocking higher-frequency signals. The differential full-wave rectifier reconstructs a differential signal from the low-pass filter while removing DC rectified components.

    HIGH-EFFICIENCY CONVERTER WITH A CONFIGURABLE SWITCHING ELEMENT

    公开(公告)号:US20250112553A1

    公开(公告)日:2025-04-03

    申请号:US18480340

    申请日:2023-10-03

    Abstract: According to an embodiment, a method of operating an M-level buck converter in a battery charging circuit is provided. The M-level buck converter includes 2×N×(M−1) number of transistors. M and N are greater than one. The method includes operating the M-level buck converter in a first mode of the battery charging circuit corresponding to a high-current charge mode. The method further includes operating the M-level buck converter in a second mode of the battery charging circuit corresponding to a low-current charge mode. In the first mode, 2×N×(M−1) number of transistors are switched ON and OFF. In the second mode, 2×(M−1) number of transistors are switched ON and OFF and 2×N×(M−1)−2×(M−1) number of transistors are fully deactivated.

    ENERGY AUTONOMOUS SENSOR PLATFORM ASSISTED BY A SUPERCAPACITOR

    公开(公告)号:US20250112492A1

    公开(公告)日:2025-04-03

    申请号:US18478553

    申请日:2023-09-29

    Inventor: Roberto LA ROSA

    Abstract: Disclosed is an energy autonomous system including an energy transducer, a first capacitor, a second capacitor having greater capacitance than the first capacitor, and a microprocessor. The microprocessor includes a first terminal electrically coupled to the energy transducer and the first capacitor; a second terminal electrically coupled to the second capacitor; a switch that is in a conductive state in which the switch electrically couples the first terminal and second terminals together, or a nonconductive state in which the switch does not electrically couple first terminal and second terminals together; a voltage detector that detects a voltage at the first terminal; and a processor coupled to the voltage detector and the switch. The processor controls charging of the second capacitor by controlling the switch to be in the conductive state or the nonconductive state based on the voltage at the first terminal detected by the voltage detector.

    ROW DECODER CIRCUIT AND CORRESPONDING METHOD OF OPERATION

    公开(公告)号:US20250111878A1

    公开(公告)日:2025-04-03

    申请号:US18883201

    申请日:2024-09-12

    Abstract: A row decoder circuit includes an input node receiving a row selection signal and an output node coupled to a memory device word line. A pull-down circuit couples the word line to ground in response to the row selection signal being asserted. A pull-up circuit couples the word line to a supply node in response to a deselection signal being de-asserted. An inverter circuit receives as input a control signal from a control node and produces the deselection signal. A current generator sources a biasing current to the control node. A further pull-down circuit couples the control node to ground in response to the row selection signal being asserted, and comprises a first cascode n-channel transistor, a cascode p-channel transistor, a second cascode n-channel transistor, and at least one selection transistor controlled by the row selection signal, all having their conductive channels arranged in series.

Patent Agency Ranking