-
公开(公告)号:US20210305121A1
公开(公告)日:2021-09-30
申请号:US16831068
申请日:2020-03-26
Applicant: Intel Corporation
Inventor: Debendra Mallik , Je-Young Chang , Ram Viswanath , Elah Bozorg-Grayeli , Ahmad Al Mohammad
IPC: H01L23/367 , H01L23/538 , H01L23/00 , H01L23/373 , H01L23/18 , H01L21/48
Abstract: Thermal heat spreaders and/or an IC die with solderable thermal structures may be assembled together with a solder array thermal interconnects. A thermal heat spreader may include a non-metallic material and one or more metallized surfaces suitable for bonding to a solder alloy employed as thermal interface material between the heat spreader and an IC die. An IC die may include a metallized back-side surface similarly suitable for bonding to a thermal interconnect comprising a solder alloy. Metallization on the IC die and/or heat spreader may comprise a plurality of solderable structures. A multi-chip package may include multiple IC die having different die thickness that are accommodated by a z-height thickness variation in the thermal interconnects and/or the solderable structures of the IC die or heat spreader.
-
公开(公告)号:US11935808B2
公开(公告)日:2024-03-19
申请号:US16831078
申请日:2020-03-26
Applicant: Intel Corporation
Inventor: Debendra Mallik , Je-Young Chang , Ram Viswanath , Elah Bozorg-Grayeli , Ahmad Al Mohammad
IPC: H01L23/367 , H01L23/373 , H01L23/495
CPC classification number: H01L23/3672 , H01L23/373 , H01L23/49568
Abstract: Thermal heat spreaders and/or an IC die with solderable thermal structures may be assembled together with a solder array thermal interconnects. A thermal heat spreader may include a non-metallic material and one or more metallized surfaces suitable for bonding to a solder alloy employed as thermal interface material between the heat spreader and an IC die. An IC die may include a metallized back-side surface similarly suitable for bonding to a thermal interconnect comprising a solder alloy. Metallization on the IC die and/or heat spreader may comprise a plurality of solderable structures. A multi-chip package may include multiple IC die having different die thickness that are accommodated by a z-height thickness variation in the thermal interconnects and/or the solderable structures of the IC die or heat spreader.
-
公开(公告)号:US11817390B2
公开(公告)日:2023-11-14
申请号:US18090795
申请日:2022-12-29
Applicant: Intel Corporation
Inventor: Sanka Ganesan , Ram Viswanath , Xavier Francois Brun , Tarek A. Ibrahim , Jason M. Gamba , Manish Dubey , Robert Alan May
IPC: H01L23/538 , H01L23/367 , H01L23/31 , H01L23/00
CPC classification number: H01L23/5381 , H01L23/3185 , H01L23/367 , H01L23/5384 , H01L23/5386 , H01L24/16 , H01L2224/16227
Abstract: Microelectronic assemblies, related devices and methods, are disclosed herein. In some embodiments, a microelectronic component may include a substrate having a first face and an opposing second face, wherein the substrate includes a through-substrate via (TSV); a first mold material region at the first face, wherein the first mold material region includes a first through-mold via (TMV) conductively coupled to the TSV; and a second mold material region at the second face, wherein the second mold material region includes a second TMV conductively coupled to the TSV.
-
公开(公告)号:US20210305162A1
公开(公告)日:2021-09-30
申请号:US16829396
申请日:2020-03-25
Applicant: Intel Corporation
Inventor: Sanka Ganesan , Ram Viswanath , Xavier Francois Brun , Tarek A. Ibrahim , Jason M. Gamba , Manish Dubey , Robert Alan May
IPC: H01L23/538 , H01L23/367 , H01L23/31 , H01L23/00
Abstract: Microelectronic assemblies, related devices and methods, are disclosed herein. In some embodiments, a microelectronic component may include a substrate having a first face and an opposing second face, wherein the substrate includes a through-substrate via (TSV); a first mold material region at the first face, wherein the first mold material region includes a first through-mold via (TMV) conductively coupled to the TSV; and a second mold material region at the second face, wherein the second mold material region includes a second TMV conductively coupled to the TSV.
-
公开(公告)号:US20210305120A1
公开(公告)日:2021-09-30
申请号:US16831078
申请日:2020-03-26
Applicant: Intel Corporation
Inventor: Debendra Mallik , Je-Young Chang , Ram Viswanath , Elah Bozorg-Grayeli , Ahmad Al Mohammad
IPC: H01L23/367 , H01L23/495 , H01L23/373
Abstract: Thermal heat spreaders and/or an IC die with solderable thermal structures may be assembled together with a solder array thermal interconnects. A thermal heat spreader may include a non-metallic material and one or more metallized surfaces suitable for bonding to a solder alloy employed as thermal interface material between the heat spreader and an IC die. An IC die may include a metallized back-side surface similarly suitable for bonding to a thermal interconnect comprising a solder alloy. Metallization on the IC die and/or heat spreader may comprise a plurality of solderable structures. A multi-chip package may include multiple IC die having different die thickness that are accommodated by a z-height thickness variation in the thermal interconnects and/or the solderable structures of the IC die or heat spreader.
-
公开(公告)号:US20200273772A1
公开(公告)日:2020-08-27
申请号:US16287116
申请日:2019-02-27
Applicant: Intel Corporation
Inventor: Aastha Uppal , Omkar Karhade , Ram Viswanath , Je-Young Chang , Weihua Tang , Nitin Deshpande , Mitul Modi , Edvin Cetegen , Sanka Ganesan , Yiqun Bai , Jan Krajniak , Kumar Singh
IPC: H01L23/367 , H01L23/373 , H01L23/427 , H01L25/18 , H01L21/56
Abstract: An apparatus is provided which comprises: a package substrate, an integrated circuit device coupled to a surface of the package substrate, a first material on the surface of the package substrate, the first material contacting one or more lateral sides of the integrated circuit device, the first material extending at least to a surface of the integrated circuit device opposite the package substrate, two or more separate fins over a surface of the integrated circuit device, the two or more fins comprising a second material having a different composition than the first material, and a third material having a different composition than the second material, the third material over the surface of the integrated circuit device and between the two or more fins. Other embodiments are also disclosed and claimed.
-
公开(公告)号:US09603247B2
公开(公告)日:2017-03-21
申请号:US14456606
申请日:2014-08-11
Applicant: Intel Corporation
Inventor: Rajasekaran Swaminathan , Sairam Agraharam , Amruthavalli Pallavi Alur , Ram Viswanath , Wei-Lun Kane Jen
CPC classification number: H05K1/112 , H01L23/5381 , H01L23/5385 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/14 , H01L24/29 , H01L24/32 , H01L24/81 , H01L2224/0401 , H01L2224/05647 , H01L2224/1132 , H01L2224/131 , H01L2224/13294 , H01L2224/133 , H01L2224/1403 , H01L2224/16165 , H01L2224/16235 , H01L2224/16237 , H01L2224/16501 , H01L2224/29082 , H01L2224/32225 , H01L2224/73104 , H01L2224/81191 , H01L2224/81193 , H01L2224/81444 , H01L2224/81464 , H01L2224/83101 , H01L2224/83191 , H05K1/09 , H05K1/113 , H05K1/185 , H05K3/243 , H05K3/244 , H05K3/4046 , H05K2201/09472 , H05K2201/10189 , H01L2924/00014 , H01L2924/014 , H01L2924/01079
Abstract: This disclosure relates generally to an electronic package and methods that include an electrically conductive pad, a package insulator layer including a substantially non-conductive material, the package insulator layer being substantially planar, and a via. The via may be formed within the package insulator layer and electrically coupled to the electrically conductive pad. The via may include a conductor extending vertically through at least part of the package insulator layer and having a first end proximate the electrically conductive pad and a second end opposite the first end and a finish layer secured to the second end of the conductor, the finish layer including a gold compound.
-
-
-
-
-
-