-
公开(公告)号:US20230157029A1
公开(公告)日:2023-05-18
申请号:US17548607
申请日:2021-12-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Kuang Hsieh , Shih-Hung Tsai , Chun-Hsien Lin
IPC: H01L27/11507
CPC classification number: H01L27/11507
Abstract: A method for fabricating a semiconductor device includes the steps of forming a first inter-metal dielectric (IMD) layer on a substrate, forming a first trench and a second trench in the first IMD layer, forming a bottom electrode in the first trench and the second trench, forming a ferroelectric (FE) layer on the bottom electrode, and then forming a top electrode on the FE layer to form a ferroelectric random access memory (FeRAM).
-
公开(公告)号:US11646367B2
公开(公告)日:2023-05-09
申请号:US17544846
申请日:2021-12-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Kuang Hsieh , Shih-Hung Tsai
IPC: H01L29/778 , H01L29/66
CPC classification number: H01L29/7787 , H01L29/66462
Abstract: A high electron mobility transistor includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer. The composition of the first III-V compound layer and the second III-V compound layer are different from each other. A shallow recess, a first deep recess and a second deep recess are disposed in the second III-V compound layer. The first deep recess and the second deep recess are respectively disposed at two sides of the shallow recess. The source electrode fills in the first deep recess and contacts the top surface of the first III-V compound layer. A drain electrode fills in the second deep recess and contacts the top surface of the first III-V compound layer. The shape of the source electrode and the shape of the drain electrode are different from each other. A gate electrode is disposed on the shallow recess.
-
公开(公告)号:US20230066509A1
公开(公告)日:2023-03-02
申请号:US17491509
申请日:2021-09-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Hung Tsai , Hon-Huei Liu , Chun-Hsien Lin
IPC: H01L27/11507 , H01L27/12 , H01L27/13
Abstract: A method for fabricating a semiconductor device includes the steps of forming a metal-oxide semiconductor (MOS) transistor on a substrate, forming an interlayer dielectric (ILD) layer on the MOS transistor, forming a ferroelectric field effect transistor (FeFET) on the ILD layer, and forming a ferroelectric random access memory (FeRAM) on the ILD layer. The formation of the FeFET further includes first forming a semiconductor layer on the ILD layer, forming a gate structure on the semiconductor layer, and then forming a source/drain region adjacent to the gate structure.
-
公开(公告)号:US20230009982A1
公开(公告)日:2023-01-12
申请号:US17393407
申请日:2021-08-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hon-Huei Liu , Shih-Hung Tsai , Chun-Hsien Lin
Abstract: A method for fabricating a surface acoustic wave (SAW) device includes the steps of forming a buffer layer on a substrate, forming a high velocity layer on the buffer layer, forming a medium velocity layer on the high velocity layer, forming a low velocity layer on the medium velocity layer, forming a piezoelectric layer on the low velocity layer, and forming an electrode on the piezoelectric layer. Preferably, the buffer layer includes silicon oxide, the high velocity layer includes graphene, the medium velocity layer includes silicon oxynitride, and the low velocity layer includes titanium oxide.
-
公开(公告)号:US20220093782A1
公开(公告)日:2022-03-24
申请号:US17544846
申请日:2021-12-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Kuang Hsieh , Shih-Hung Tsai
IPC: H01L29/778 , H01L29/66
Abstract: A high electron mobility transistor includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer. The composition of the first III-V compound layer and the second III-V compound layer are different from each other. A shallow recess, a first deep recess and a second deep recess are disposed in the second III-V compound layer. The first deep recess and the second deep recess are respectively disposed at two sides of the shallow recess. The source electrode fills in the first deep recess and contacts the top surface of the first III-V compound layer. A drain electrode fills in the second deep recess and contacts the top surface of the first III-V compound layer. The shape of the source electrode and the shape of the drain electrode are different from each other. A gate electrode is disposed directly on the shallow recess.
-
公开(公告)号:US11227944B2
公开(公告)日:2022-01-18
申请号:US16578407
申请日:2019-09-23
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Po-Kuang Hsieh , Shih-Hung Tsai
IPC: H01L29/778 , H01L29/66
Abstract: A high electron mobility transistor includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer. The composition of the first III-V compound layer and the second III-V compound layer are different from each other. A shallow recess, a first deep recess and a second deep recess are disposed in the second III-V compound layer. The first deep recess and the second deep recess are respectively disposed at two sides of the shallow recess. The source electrode fills in the first deep recess and contacts the top surface of the first III-V compound layer. A drain electrode fills in the second deep recess and contacts the top surface of the first III-V compound layer. The shape of the source electrode and the shape of the drain electrode are different from each other. A gate electrode is disposed directly on the shallow recess.
-
公开(公告)号:US20190221639A1
公开(公告)日:2019-07-18
申请号:US15870267
申请日:2018-01-12
Applicant: United Microelectronics Corp.
Inventor: Kuan-Hao Tseng , Yu-Hsiang Lin , Shih-Hung Tsai , Po-Kuang Hsieh , Yu-Ting Tseng , Chueh-Fei Tai , Cheng-Ping Kuo
IPC: H01L29/06 , H01L29/66 , H01L21/308 , H01L29/08 , H01L21/02 , H01L21/3065 , H01L29/10 , H01L21/306 , H01L29/78
CPC classification number: H01L29/0673 , H01L21/02532 , H01L21/02546 , H01L21/30604 , H01L21/3065 , H01L21/3081 , H01L21/3086 , H01L29/0847 , H01L29/1033 , H01L29/66522 , H01L29/66545 , H01L29/66553 , H01L29/6656 , H01L29/66795 , H01L29/785
Abstract: A method for fabrication a nanosheet device includes providing forming a stacked layer on a substrate, having first material layers and second material layers in different materials, alternatingly stacked up. The stacked layer is patterned to a stacked fin. A dummy stack is formed on the stacked fin. An etching back process is performed with the dummy stack with spacers to etch the stacked fin and expose the substrate. Laterally etches the first material layers and the second material layers, to have indent portions. Inner spacers fill the indent portions. A first/second source/drain layer is formed on the substrate at both sides of the dummy stack. Etching process is performed to remove the dummy gate of the dummy stack and the selected one of the first material layers and the second material layers between the inner spacers. Metal layer fills between the spacers and the inner spacers.
-
公开(公告)号:US10236383B2
公开(公告)日:2019-03-19
申请号:US15916261
申请日:2018-03-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Li-Wei Feng , Shih-Hung Tsai , Chao-Hung Lin , Chih-Kai Hsu , Yu-Hsiang Hung , Jyh-Shyang Jenq
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a first fin-shaped structure thereon; forming a spacer adjacent to the first fin-shaped structure; using the spacer as mask to remove part of the substrate for forming a second fin-shaped structure, wherein the second fin-shaped structure comprises a top portion and a bottom portion; and forming a doped portion in the bottom portion of the second fin-shaped structure.
-
公开(公告)号:US10211313B2
公开(公告)日:2019-02-19
申请号:US15678125
申请日:2017-08-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Hung Tsai , Po-Kuang Hsieh , Yu-Ting Tseng , Cheng-Ping Kuo , Kuan-Hao Tseng
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming an interlayer dielectric (ILD) layer around the gate structure; removing the gate structure to form a first recess; forming ferroelectric (FE) layer in the first recess; forming a compressive layer on the FE layer; performing a thermal treatment process; removing the compressive layer; and forming a work function metal layer in the recess.
-
公开(公告)号:US10121881B2
公开(公告)日:2018-11-06
申请号:US15481419
申请日:2017-04-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Li-Wei Feng , Shih-Hung Tsai , Yi-Fan Li , Kun-Hsin Chen , Tong-Jyun Huang , Jyh-Shyang Jenq , Nan-Yuan Huang
IPC: H01L29/66 , H01L21/26 , H01L29/78 , H01L29/10 , H01L21/265
Abstract: A semiconductor device preferably includes a substrate, a fin-shaped structure on the substrate, a buffer layer on the fin-shaped structure, and an epitaxial layer on the buffer layer. Preferably, the buffer layer is made of silicon germanium and including three or more than three elements. The buffer layer also includes dopants selected from the group consisting of P, As, Sb, Bi, C, and F.
-
-
-
-
-
-
-
-
-