Transistor and method for forming the same

    公开(公告)号:US11251180B2

    公开(公告)日:2022-02-15

    申请号:US16430941

    申请日:2019-06-04

    Inventor: Shin-Hung Li

    Abstract: A transistor and a method for forming the same are provided. The transistor includes a semiconductor substrate, a gate dielectric layer, a gate electrode, a spacer, and a source/drain. The semiconductor substrate includes a protrusive semiconductor portion protruded from a lower surface of the semiconductor substrate. The gate dielectric layer is on the semiconductor substrate. The gate electrode is on the gate dielectric layer. The spacer is on a sidewall of the gate electrode. An outer surface of the spacer has a concave portion. The source/drain is in the semiconductor substrate.

    Semiconductor structure and method for forming the same

    公开(公告)号:US10923485B2

    公开(公告)日:2021-02-16

    申请号:US16842245

    申请日:2020-04-07

    Inventor: Shin-Hung Li

    Abstract: A semiconductor structure and a method for forming the same are provided. The semiconductor structure includes a substrate, a resistive random access memory cell, and a semiconductor element. The resistive random access memory cell is on the substrate. The resistive random access memory cell includes a first electrode having a U shape. The semiconductor element is adjoined with an outer sidewall of the first electrode.

    Semiconductor structure and method for forming the same

    公开(公告)号:US10665597B2

    公开(公告)日:2020-05-26

    申请号:US15949368

    申请日:2018-04-10

    Inventor: Shin-Hung Li

    Abstract: A semiconductor structure and a method for forming the same are provided. The semiconductor structure includes a substrate, a resistive random access memory cell, and a semiconductor element. The resistive random access memory cell is on the substrate. The resistive random access memory cell includes a first electrode having a U shape. The semiconductor element is adjoined with an outer sidewall of the first electrode.

    TRANSISTOR STRUCTURE
    26.
    发明申请

    公开(公告)号:US20250072091A1

    公开(公告)日:2025-02-27

    申请号:US18465183

    申请日:2023-09-12

    Abstract: Provided is a transistor structure including a gate, a gate dielectric layer, a source region and a drain region. The gate is disposed on a substrate. The gate dielectric layer is disposed between the gate and the substrate. The source region and the drain region are respectively disposed at two opposite sides of the gate. From a top view above the substrate, the gate has two opposite edges in a first direction intersecting a second direction where a channel length of the transistor structure is located, and each of the two opposite edges has a non-linear shape.

    METHOD OF FABRICATING SEMICONDUCTOR DEVICE

    公开(公告)号:US20250015183A1

    公开(公告)日:2025-01-09

    申请号:US18895420

    申请日:2024-09-25

    Inventor: Shin-Hung Li

    Abstract: A method of fabricating semiconductor device, the semiconductor device includes a substrate, a first transistor and a second transistor. The substrate includes a high-voltage region and a low-voltage region. The first transistor is disposed on the HV region, and includes a first gate dielectric layer disposed on a first base, and a first gate electrode on the first gate dielectric layer. The first gate dielectric layer includes a composite structure having a first dielectric layer and a second dielectric layer stacked sequentially. The second transistor is disposed on the LV region, and includes a fin shaped structure protruded from a second base on the substrate, and a second gate electrode disposed on the fin shaped structure. The first dielectric layer covers sidewalls of the second gate electrode and a top surface of the first dielectric layer is even with a top surface of the second gate electrode.

    MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE
    28.
    发明公开

    公开(公告)号:US20240274707A1

    公开(公告)日:2024-08-15

    申请号:US18645366

    申请日:2024-04-24

    CPC classification number: H01L29/7802 H01L29/78618 H01L29/7869

    Abstract: A semiconductor device includes a semiconductor substrate, a gate structure, a first drift region, a first source/drain region, and a gate oxide layer. The gate structure and the gate oxide layer are disposed on the semiconductor substrate. The first drift region is disposed in the semiconductor substrate. The first source/drain region is disposed in the first drift region. At least a part of a first portion of the gate oxide layer is disposed between the gate structure and the semiconductor substrate in a vertical direction. A second portion of the gate oxide layer is disposed between the first portion and the first source/drain region in a horizontal direction. The second portion includes a bottom extending downwards and a first depressed top surface located above the bottom. A part of the first drift region is located under the first portion and the second portion of the gate oxide layer.

    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF

    公开(公告)号:US20230197843A1

    公开(公告)日:2023-06-22

    申请号:US17578383

    申请日:2022-01-18

    CPC classification number: H01L29/7802 H01L29/7869 H01L29/78618

    Abstract: A semiconductor device includes a semiconductor substrate, a gate structure, a first drift region, a first source/drain region, and a gate oxide layer. The gate structure and the gate oxide layer are disposed on the semiconductor substrate. The first drift region is disposed in the semiconductor substrate. The first source/drain region is disposed in the first drift region. At least a part of a first portion of the gate oxide layer is disposed between the gate structure and the semiconductor substrate in a vertical direction. A second portion of the gate oxide layer is disposed between the first portion and the first source/drain region in a horizontal direction. The second portion includes a bottom extending downwards and a first concave top surface located above the bottom. A part of the first drift region is located under the first portion and the second portion of the gate oxide layer.

Patent Agency Ranking