-
公开(公告)号:US10777528B2
公开(公告)日:2020-09-15
申请号:US15615693
申请日:2017-06-06
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Pandi C. Marimuthu , Il Kwon Shim , Byung Joon Han
IPC: H01L21/56 , H01L21/786 , H01L21/784 , H01L23/00 , H01L23/31 , H01L21/782 , H01L21/82 , H01L21/78
Abstract: A semiconductor device includes a semiconductor die and an encapsulant deposited over and around the semiconductor die. A semiconductor wafer includes a plurality of semiconductor die and a base semiconductor material. A groove is formed in the base semiconductor material. The semiconductor wafer is singulated through the groove to separate the semiconductor die. The semiconductor die are disposed over a carrier with a distance of 500 micrometers (μm) or less between semiconductor die. The encapsulant covers a sidewall of the semiconductor die. A fan-in interconnect structure is formed over the semiconductor die while the encapsulant remains devoid of the fan-in interconnect structure. A portion of the encapsulant is removed from a non-active surface of the semiconductor die. The device is singulated through the encapsulant while leaving encapsulant disposed covering a sidewall of the semiconductor die. The encapsulant covering the sidewall includes a thickness of 50 μm or less.
-
公开(公告)号:US10658330B2
公开(公告)日:2020-05-19
申请号:US15626511
申请日:2017-06-19
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Byung Joon Han , Il Kwon Shim , Yaojian Lin , Pandi C. Marimuthu
Abstract: A semiconductor device includes a standardized carrier. A semiconductor wafer includes a plurality of semiconductor die and a base semiconductor material. The semiconductor wafer is singulated through a first portion of the base semiconductor material to separate the semiconductor die. The semiconductor die are disposed over the standardized carrier. A size of the standardized carrier is independent from a size of the semiconductor die. An encapsulant is deposited over the standardized carrier and around the semiconductor die. An interconnect structure is formed over the semiconductor die while leaving the encapsulant devoid of the interconnect structure. The semiconductor device is singulated through the encapsulant. Encapsulant remains disposed on a side of the semiconductor die. Alternatively, the semiconductor device is singulated through a second portion of the base semiconductor and through the encapsulant to remove the second portion of the base semiconductor and encapsulant from the side of the semiconductor die.
-
公开(公告)号:US20200006215A1
公开(公告)日:2020-01-02
申请号:US16570049
申请日:2019-09-13
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Il Kwon Shim , Pandi C. Marimuthu , Won Kyoung Choi , Sze Ping Goh , Jose A. Caparas
IPC: H01L23/498 , H01L21/56 , H01L23/31
Abstract: A semiconductor device comprises a first semiconductor package including a conductive layer. A substrate including an interconnect structure is disposed over the conductive layer. The interconnect structure of the substrate with the conductive layer of the first semiconductor package are self-aligned. A plurality of openings is formed in the substrate. An adhesive is disposed between the substrate and the first semiconductor package and in the openings of the substrate. A redistribution layer (RDL) is formed over the first semiconductor package opposite the substrate. A pitch of the substrate is different from a pitch of the RDL. The adhesive extends to the interconnect structure of the substrate. A second semiconductor package is disposed over the substrate and the first semiconductor package.
-
34.
公开(公告)号:US10515828B2
公开(公告)日:2019-12-24
申请号:US15274590
申请日:2016-09-23
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Heinz-Peter Wirtz , Seung Wook Yoon , Pandi C. Marimuthu
Abstract: A semiconductor device has a semiconductor wafer including a plurality of semiconductor die. An insulating layer is formed over the semiconductor wafer. A portion of the insulating layer is removed by LDA to expose a portion of an active surface of the semiconductor die. A first conductive layer is formed over a contact pad on the active surface of the semiconductor die. The semiconductor wafer is singulated to separate the semiconductor die. The semiconductor die is disposed over a carrier with the active surface of the semiconductor die offset from the carrier. An encapsulant is deposited over the semiconductor die and carrier to cover a side of the semiconductor die and the exposed portion of the active surface. An interconnect structure is formed over the first conductive layer. Alternatively, a MUF material is deposited over a side of the semiconductor die and the exposed portion of the active surface.
-
35.
公开(公告)号:US10446523B2
公开(公告)日:2019-10-15
申请号:US15218847
申请日:2016-07-25
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Pandi C. Marimuthu , Sheila Marie L. Alvarez , Yaojian Lin , Jose A. Caparas , Yang Kern Jonathan Tan
IPC: H01L21/00 , H01L25/065 , H01L23/498 , H01L21/56 , H01L23/00 , H01L23/538 , H01L25/10 , H01L21/311 , H01L21/48 , H01L23/31 , H01L21/263
Abstract: A semiconductor device has a substrate and semiconductor die disposed over a first surface of the substrate. A wire stud is attached to the first surface of the substrate. The wire stud includes a base portion and stem portion. A bonding pad is formed over a second surface of the substrate. An encapsulant is deposited over the substrate, semiconductor die, and wire stud. A portion of the encapsulant is removed by LDA to expose the wire stud. A portion of the encapsulant is removed by LDA to expose the substrate. An interconnect structure is formed over the encapsulant and electrically connected to the wire stud and semiconductor die. A bump is formed over the interconnect structure. A semiconductor package is disposed over the encapsulant and electrically connected to the substrate. A discrete semiconductor device is disposed over the encapsulant and electrically connected to the substrate.
-
36.
公开(公告)号:US10388612B2
公开(公告)日:2019-08-20
申请号:US15664734
申请日:2017-07-31
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Byung Joon Han , Rajendra D. Pendse , Il Kwon Shim , Pandi C. Marimuthu , Won Kyoung Choi , Linda Pei Ee Chua
IPC: H01L23/00 , H01L23/498 , H01L23/538 , H01L23/552 , H01L21/56 , H01L21/683
Abstract: A semiconductor device has a first component. A modular interconnect structure is disposed adjacent to the first component. A first interconnect structure is formed over the first component and modular interconnect structure. A shielding layer is formed over the first component, modular interconnect structure, and first interconnect structure. The shielding layer provides protection for the enclosed semiconductor devices against EMI, RFI, or other inter-device interference, whether generated internally or from external semiconductor devices. The shielding layer is electrically connected to an external low-impedance ground point. A second component is disposed adjacent to the first component. The second component includes a passive device. An LC circuit includes the first component and second component. A semiconductor die is disposed adjacent to the first component. A conductive adhesive is disposed over the modular interconnect structure. The modular interconnect structure includes a height less than a height of the first component.
-
37.
公开(公告)号:US20180331018A1
公开(公告)日:2018-11-15
申请号:US16030668
申请日:2018-07-09
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Il Kwon Shim , Yaojian Yaojian , Pandi C. Marimuthu , Kang Chen , Yu Gu
IPC: H01L23/48 , H01L25/10 , H01L23/498 , H01L21/56 , H01L23/00 , H01L23/31 , H01L23/538 , H01L25/00
CPC classification number: H01L23/481 , H01L21/561 , H01L21/563 , H01L21/565 , H01L23/3121 , H01L23/3128 , H01L23/49816 , H01L23/49827 , H01L23/49833 , H01L23/49838 , H01L23/5389 , H01L24/11 , H01L24/19 , H01L24/20 , H01L24/32 , H01L24/48 , H01L24/96 , H01L24/97 , H01L25/105 , H01L25/50 , H01L2224/0401 , H01L2224/04105 , H01L2224/05548 , H01L2224/05552 , H01L2224/05567 , H01L2224/12105 , H01L2224/13022 , H01L2224/24155 , H01L2224/32225 , H01L2224/48091 , H01L2224/48227 , H01L2224/73267 , H01L2224/94 , H01L2224/97 , H01L2225/1035 , H01L2225/1058 , H01L2225/107 , H01L2924/00014 , H01L2924/01322 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/15311 , H01L2924/181 , H01L2924/3511 , H01L2924/00 , H01L2224/19 , H01L2224/03 , H01L2924/00012 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
Abstract: A semiconductor device has a semiconductor package and an interposer disposed over the semiconductor package. The semiconductor package has a first semiconductor die and a modular interconnect unit disposed in a peripheral region around the first semiconductor die. A second semiconductor die is disposed over the interposer opposite the semiconductor package. An interconnect structure is formed between the interposer and the modular interconnect unit. The interconnect structure is a conductive pillar or stud bump. The modular interconnect unit has a core substrate and a plurality of vertical interconnects formed through the core substrate. A build-up interconnect structure is formed over the first semiconductor die and modular interconnect unit. The vertical interconnects of the modular interconnect unit are exposed by laser direct ablation. An underfill is deposited between the interposer and semiconductor package. A total thickness of the semiconductor package and build-up interconnect structure is less than 0.4 millimeters.
-
38.
公开(公告)号:US20170294406A1
公开(公告)日:2017-10-12
申请号:US15626511
申请日:2017-06-19
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Byung Joon Han , Il Kwon Shim , Yaojian Lin , Pandi C. Marimuthu
CPC classification number: H01L24/96 , H01L21/561 , H01L21/568 , H01L21/78 , H01L23/3114 , H01L24/19 , H01L24/94 , H01L24/97 , H01L2224/02166 , H01L2224/0401 , H01L2224/04105 , H01L2224/05572 , H01L2224/12105 , H01L2224/13022 , H01L2224/94 , H01L2924/00014 , H01L2924/01322 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/181 , H01L2924/18162 , H01L2924/3511 , H01L2924/00 , H01L2224/05552 , H01L2224/03
Abstract: A semiconductor device includes a standardized carrier. A semiconductor wafer includes a plurality of semiconductor die and a base semiconductor material. The semiconductor wafer is singulated through a first portion of the base semiconductor material to separate the semiconductor die. The semiconductor die are disposed over the standardized carrier. A size of the standardized carrier is independent from a size of the semiconductor die. An encapsulant is deposited over the standardized carrier and around the semiconductor die. An interconnect structure is formed over the semiconductor die while leaving the encapsulant devoid of the interconnect structure. The semiconductor device is singulated through the encapsulant. Encapsulant remains disposed on a side of the semiconductor die. Alternatively, the semiconductor device is singulated through a second portion of the base semiconductor and through the encapsulant to remove the second portion of the base semiconductor and encapsulant from the side of the semiconductor die.
-
公开(公告)号:US20170271305A1
公开(公告)日:2017-09-21
申请号:US15615693
申请日:2017-06-06
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Pandi C. Marimuthu , Il Kwon Shim , Byung Joon Han
Abstract: A semiconductor device includes a semiconductor die and an encapsulant deposited over and around the semiconductor die. A semiconductor wafer includes a plurality of semiconductor die and a base semiconductor material. A groove is formed in the base semiconductor material. The semiconductor wafer is singulated through the groove to separate the semiconductor die. The semiconductor die are disposed over a carrier with a distance of 500 micrometers (μm) or less between semiconductor die. The encapsulant covers a sidewall of the semiconductor die. A fan-in interconnect structure is formed over the semiconductor die while the encapsulant remains devoid of the fan-in interconnect structure. A portion of the encapsulant is removed from a non-active surface of the semiconductor die. The device is singulated through the encapsulant while leaving encapsulant disposed covering a sidewall of the semiconductor die. The encapsulant covering the sidewall includes a thickness of 50 μm or less.
-
40.
公开(公告)号:US20170133270A1
公开(公告)日:2017-05-11
申请号:US15414469
申请日:2017-01-24
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Thomas J. Strothmann , Damien M. Pricolo , Il Kwon Shim , Yaojian Lin , Heinz-Peter Wirtz , Seung Wook Yoon , Pandi C. Marimuthu
IPC: H01L21/78 , H01L23/00 , H01L23/31 , H01L23/498 , H01L21/56 , H01L21/683
CPC classification number: H01L21/78 , H01L21/561 , H01L21/568 , H01L21/6836 , H01L23/28 , H01L23/3114 , H01L23/3135 , H01L23/49816 , H01L23/522 , H01L24/12 , H01L24/19 , H01L24/73 , H01L24/96 , H01L24/97 , H01L2221/68327 , H01L2224/0401 , H01L2224/04105 , H01L2224/12105 , H01L2224/16225 , H01L2224/32225 , H01L2224/48227 , H01L2224/73265 , H01L2224/951 , H01L2224/97 , H01L2924/01322 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/15311 , H01L2924/181 , H01L2924/3511 , H01L2224/81 , H01L2924/00012 , H01L2224/83 , H01L2224/85 , H01L2924/00
Abstract: A semiconductor device has a carrier with a fixed size. A plurality of first semiconductor die is singulated from a first semiconductor wafer. The first semiconductor die are disposed over the carrier. The number of first semiconductor die on the carrier is independent from the size and number of first semiconductor die singulated from the first semiconductor wafer. An encapsulant is deposited over and around the first semiconductor die and carrier to form a reconstituted panel. An interconnect structure is formed over the reconstituted panel while leaving the encapsulant devoid of the interconnect structure. The reconstituted panel is singulated through the encapsulant. The first semiconductor die are removed from the carrier. A second semiconductor die with a size different from the size of the first semiconductor die is disposed over the carrier. The fixed size of the carrier is independent of a size of the second semiconductor die.
-
-
-
-
-
-
-
-
-