METHOD OF FORMING SEMICONDUCTOR DEVICE
    41.
    发明申请
    METHOD OF FORMING SEMICONDUCTOR DEVICE 有权
    形成半导体器件的方法

    公开(公告)号:US20170040465A1

    公开(公告)日:2017-02-09

    申请号:US14817577

    申请日:2015-08-04

    Inventor: Po-Yu Yang

    Abstract: A method of forming a semiconductor device is disclosed. At least one suspended first semiconductor nanowire and two first semiconductor blocks at two ends of the first semiconductor nanowire are formed in a first area, and at least one suspended second semiconductor nanowire and two second semiconductor blocks at two ends of the second semiconductor nanowire are formed in a second area. A transforming process is performed, so the first semiconductor nanowire is transformed into a nanowire with stress, and the second semiconductor blocks are simultaneously transformed into two blocks with stress. First and second gate dielectric layers are formed respectively on surfaces of the nanowire with stress and the second semiconductor nanowire. First and second gates are fanned respectively across the nanowire with stress and the second semiconductor nanowire.

    Abstract translation: 公开了一种形成半导体器件的方法。 至少一个悬浮的第一半导体纳米线和在第一半导体纳米线的两端的两个第一半导体块形成在第一区域中,并且形成至少一个悬浮的第二半导体纳米线和在第二半导体纳米线的两端的两个第二半导体块 在第二个地区。 进行变换处理,因此将第一半导体纳米线转变为具有应力的纳米线,并且将第二半导体块同时转变为具有应力的两个块。 分别在具有应力的纳米线的表面和第二半导体纳米线上形成第一和第二栅极电介质层。 第一和第二个门分别跨越具有应力的纳米线和第二个半导体纳米线。

    Method of fabricating semiconductor device

    公开(公告)号:US12268028B2

    公开(公告)日:2025-04-01

    申请号:US18395616

    申请日:2023-12-24

    Inventor: Po-Yu Yang

    Abstract: A method of fabricating a semiconductor device includes the following steps. A substrate is provided. A semiconductor channel layer is formed on the substrate. A semiconductor barrier layer is formed on the semiconductor channel layer. An etching process is performed to expose a portion of the semiconductor channel layer. A dielectric layer is formed to cover the semiconductor barrier layer and the exposed semiconductor channel layer. A first electrode is formed after forming the dielectric layer, where the first electrode includes a body portion and a vertical extension portion, the body portion is electrically connected to the semiconductor barrier layer, and a bottom surface of the vertical extension portion is lower than a top surface of the semiconductor channel layer.

    HIGH ELECTRON MOBILITY TRANSISTOR AND METHOD FOR FORMING THE SAME

    公开(公告)号:US20250081495A1

    公开(公告)日:2025-03-06

    申请号:US18948430

    申请日:2024-11-14

    Inventor: Po-Yu Yang

    Abstract: A high electron mobility transistor includes a substrate, a buffer layer on the substrate, a channel layer on the buffer layer, a barrier layer on the channel layer, a semiconductor gate layer on the barrier layer, a metal gate layer on the semiconductor gate layer, and a gate electrode on the metal gate layer. The gate electrode includes a first portion in direct contact with the metal gate layer and having a first width, a second portion on the first portion and having a second width, and a third portion on the second portion and having a third width. The third width is larger than the second width. The second width is larger than the first width.

    HEMT WITH STAIR-LIKE COMPOUND LAYER AT DRAIN

    公开(公告)号:US20250072026A1

    公开(公告)日:2025-02-27

    申请号:US18946849

    申请日:2024-11-13

    Inventor: Po-Yu Yang

    Abstract: An HEMT with a stair-like compound layer as a drain includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer. The composition of the first III-V compound layer and the second III-V compound layer are different from each other. A source electrode, a gate electrode and a drain electrode are disposed on the second III-V compound layer. The gate electrode is disposed between the source electrode and the drain electrode. A first P-type III-V compound layer is disposed between the drain electrode and the second III-V compound layer. The first P-type III-V compound layer is stair-like.

    Semiconductor structure
    46.
    发明授权

    公开(公告)号:US12154958B2

    公开(公告)日:2024-11-26

    申请号:US18132435

    申请日:2023-04-10

    Inventor: Po-Yu Yang

    Abstract: A semiconductor structure includes a substrate, an insulating layer disposed on the substrate, an active layer disposed on the insulating layer, a plurality of isolation structures in the active layer to define a first device region and a non-device region of the active layer, a first semiconductor device formed on the first device region of the active layer, and a charge trap structure extending through the non-device region of the active layer. In a plane view, the charge trap structure and the non-device region form concentric closed ring surrounding the first device region.

    HIGH ELECTRON MOBILITY TRANSISTOR AND METHOD FOR FABRICATING THE SAME

    公开(公告)号:US20240387720A1

    公开(公告)日:2024-11-21

    申请号:US18788160

    申请日:2024-07-30

    Inventor: Po-Yu Yang

    Abstract: A method for fabricating a high electron mobility transistor (HEMT) includes the steps of first forming a buffer layer on a substrate, forming a barrier layer on the buffer layer, forming a p-type semiconductor layer on the barrier layer, forming a compressive stress layer adjacent to one side of the p-type semiconductor layer, and then forming a tensile stress layer adjacent to another side of the p-type semiconductor layer.

Patent Agency Ranking