-
公开(公告)号:US20250107156A1
公开(公告)日:2025-03-27
申请号:US18471710
申请日:2023-09-21
Applicant: Intel Corporation
Inventor: Chiao-Ti Huang , Robin Chao , Jaladhi Mehta , Tao Chu , Guowei Xu , Ting-Hsiang Hung , Feng Zhang , Yang Zhang , Chia-Ching Lin , Chung-Hsun Lin , Anand Murthy
IPC: H01L29/786 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/51 , H01L29/66
Abstract: Techniques are provided herein to form an integrated circuit having dielectric material formed in cavities beneath source or drain regions. The cavities may be formed within subfin portions of semiconductor devices. In one such example, a FET (field effect transistor) includes a gate structure extending around a fin or any number of nanowires of semiconductor material. The semiconductor material may extend in a first direction between source and drain regions while the gate structure extends over the semiconductor material in a second direction substantially orthogonal to the first direction. A dielectric fill may be formed in a recess beneath the source or drain regions, or a dielectric liner may be formed on sidewalls of the recess, to prevent epitaxial growth of the source or drain regions from the subfins. Removal of the semiconductor subfin from the backside may then be performed without causing damage to the source or drain regions.
-
公开(公告)号:US11837641B2
公开(公告)日:2023-12-05
申请号:US16719281
申请日:2019-12-18
Applicant: Intel Corporation
Inventor: Biswajeet Guha , William Hsu , Chung-Hsun Lin , Kinyip Phoa , Oleg Golonzka , Tahir Ghani , Kalyan Kolluru , Nathan Jack , Nicholas Thomson , Ayan Kar , Benjamin Orr
IPC: H01L29/41 , H01L29/417 , H01L25/18 , H01L27/088 , H01L29/06 , H01L29/40 , H01L29/423 , H01L29/66 , H01L29/78
CPC classification number: H01L29/41791 , H01L25/18 , H01L27/0886 , H01L29/0673 , H01L29/401 , H01L29/42392 , H01L29/6653 , H01L29/6681 , H01L29/7853 , H01L2029/7858
Abstract: Gate-all-around integrated circuit structures having adjacent deep via substrate contact for sub-fin electrical contact are described. For example, an integrated circuit structure includes a conductive via on a semiconductor substrate. A vertical arrangement of horizontal nanowires is above a fin protruding from the semiconductor substrate. A channel region of the vertical arrangement of horizontal nanowires is electrically isolated from the fin. The fin is electrically coupled to the conductive via. A gate stack is over the vertical arrangement of horizontal nanowires.
-
公开(公告)号:US12288789B2
公开(公告)日:2025-04-29
申请号:US18408223
申请日:2024-01-09
Applicant: Intel Corporation
Inventor: Biswajeet Guha , William Hsu , Chung-Hsun Lin , Kinyip Phoa , Oleg Golonzka , Tahir Ghani , Kalyan Kolluru , Nathan Jack , Nicholas Thomson , Ayan Kar , Benjamin Orr
IPC: H01L27/088 , H01L29/06 , H01L29/78
Abstract: Gate-all-around structures having devices with source/drain-to-substrate electrical contact are described. An integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A first pair of epitaxial source or drain structures is at first and second ends of the first vertical arrangement of horizontal nanowires. One or both of the first pair of epitaxial source or drain structures is directly electrically coupled to the first fin. A second vertical arrangement of horizontal nanowires is above a second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires. A second pair of epitaxial source or drain structures is at first and second ends of the second vertical arrangement of horizontal nanowires. Both of the second pair of epitaxial source or drain structures is electrically isolated from the second fin.
-
公开(公告)号:US20250006734A1
公开(公告)日:2025-01-02
申请号:US18216493
申请日:2023-06-29
Applicant: Intel Corporation
Inventor: Tao Chu , Minwoo Jang , Yanbin Luo , Paul Packan , Guowei Xu , Chiao-Ti Huang , Robin Chao , Feng Zhang , Ting-Hsiang Hung , Chia-Ching Lin , Yang Zhang , Chung-Hsun Lin
IPC: H01L27/092 , H01L29/06 , H01L29/10 , H01L29/423 , H01L29/775 , H01L29/78
Abstract: An integrated circuit (IC) device includes a stripe of material perpendicular to, and spanning between, semiconductor structures with multiple widths, and the stripe is between transistors with channel regions of differing widths in the semiconductor structures. The material stripes cover transition portions between different widths of the semiconductor structures. The semiconductor structures may be channel structures of different types, including groups of fins or nanoribbons. Channel regions of differing widths may include more or fewer fins or narrower or wider nanoribbons. The channel regions may have alternating conductivity types, n- and p-type.
-
公开(公告)号:US11908856B2
公开(公告)日:2024-02-20
申请号:US16719257
申请日:2019-12-18
Applicant: Intel Corporation
Inventor: Biswajeet Guha , William Hsu , Chung-Hsun Lin , Kinyip Phoa , Oleg Golonzka , Tahir Ghani , Kalyan Kolluru , Nathan Jack , Nicholas Thomson , Ayan Kar , Benjamin Orr
IPC: H01L27/088 , H01L29/78 , H01L29/06
CPC classification number: H01L27/0886 , H01L29/0653 , H01L29/0673 , H01L29/785
Abstract: Gate-all-around structures having devices with source/drain-to-substrate electrical contact are described. An integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A first pair of epitaxial source or drain structures is at first and second ends of the first vertical arrangement of horizontal nanowires. One or both of the first pair of epitaxial source or drain structures is directly electrically coupled to the first fin. A second vertical arrangement of horizontal nanowires is above a second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires. A second pair of epitaxial source or drain structures is at first and second ends of the second vertical arrangement of horizontal nanowires. Both of the second pair of epitaxial source or drain structures is electrically isolated from the second fin.
-
公开(公告)号:US20230307449A1
公开(公告)日:2023-09-28
申请号:US17656490
申请日:2022-03-25
Applicant: Intel Corporation
Inventor: Tao Chu , Minwoo Jang , Aurelia Chi Wang , Conor Puls , Brian Greene , Tofizur Rahman , Lin Hu , Jaladhi Mehta , Chung-Hsun Lin , Walid Hafez
IPC: H01L27/088 , H01L29/06 , H01L29/423
CPC classification number: H01L27/088 , H01L29/0665 , H01L29/42392
Abstract: An integrated circuit includes a first source region, a first drain region, a first fin having (i) a first upper region laterally between the first source region and the first drain region and (ii) a first lower region below the first upper region, and a first gate structure on at least top and side surfaces of the first upper region. The integrated circuit further includes a second source region, a second drain region, a second fin having (i) a second upper region laterally between the second source region and the second drain region and (ii) a second lower region below the second upper region, and a second gate structure on at least top and side surfaces of the second upper region. In an example, a first vertical height of the first lower region is different from a second vertical height of the second lower region by at least 2 nanometers (nm).
-
公开(公告)号:US20240088132A1
公开(公告)日:2024-03-14
申请号:US17943819
申请日:2022-09-13
Applicant: Intel Corporation
Inventor: Nicholas A. Thomson , Kalyan C. Kolluru , Ayan Kar , Chu-Hsin Liang , Benjamin Orr , Biswajeet Guha , Brian Greene , Chung-Hsun Lin , Sabih U. Omar , Sameer Jayanta Joglekar
IPC: H01L27/02 , H01L29/06 , H01L29/861
CPC classification number: H01L27/0255 , H01L29/0673 , H01L29/8611
Abstract: An integrated circuit structure includes a sub-fin having (i) a first portion including a p-type dopant and (ii) a second portion including an n-type dopant. A first body of semiconductor material is above the first portion of the sub-fin, and a second body of semiconductor material is above the second portion of the sub-fin. In an example, the first portion of the sub-fin and the second portion of the sub-fin are in contact with each other, to form a PN junction of a diode. For example, the first portion of the sub-fin is part of an anode of the diode, and wherein the second portion of the sub-fin is part of a cathode of the diode.
-
公开(公告)号:US11824116B2
公开(公告)日:2023-11-21
申请号:US16719222
申请日:2019-12-18
Applicant: Intel Corporation
Inventor: Biswajeet Guha , William Hsu , Chung-Hsun Lin , Kinyip Phoa , Oleg Golonzka , Ayan Kar , Nicholas Thomson , Benjamin Orr , Nathan Jack , Kalyan Kolluru , Tahir Ghani
IPC: H01L29/78 , H01L29/423 , H01L29/06 , H01L29/417
CPC classification number: H01L29/7831 , H01L29/0669 , H01L29/41791 , H01L29/42392 , H01L29/785
Abstract: Gate-all-around integrated circuit structures having devices with channel-to-substrate electrical contact are described. For example, an integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A channel region of the first vertical arrangement of horizontal nanowires is electrically coupled to the first fin by a semiconductor material layer directly between the first vertical arrangement of horizontal nanowires and the first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A second vertical arrangement of horizontal nanowires is above a second fin. A channel region of the second vertical arrangement of horizontal nanowires is electrically isolated from the second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires.
-
公开(公告)号:US11799009B2
公开(公告)日:2023-10-24
申请号:US16716907
申请日:2019-12-17
Applicant: Intel Corporation
Inventor: Biswajeet Guha , William Hsu , Chung-Hsun Lin , Kinyip Phoa , Oleg Golonzka , Tahir Ghani
IPC: H01L29/423 , H01L27/088 , H01L29/786 , H01L29/417
CPC classification number: H01L29/42392 , H01L27/0886 , H01L29/41733 , H01L29/41791 , H01L29/78696
Abstract: Gate-all-around integrated circuit structures having adjacent structures for sub-fin electrical contact are described. For example, an integrated circuit structure includes a semiconductor island on a semiconductor substrate. A vertical arrangement of horizontal nanowires is above a fin protruding from the semiconductor substrate. A channel region of the vertical arrangement of horizontal nanowires is electrically isolated from the fin. The fin is electrically coupled to the semiconductor island. A gate stack is over the vertical arrangement of horizontal nanowires.
-
公开(公告)号:US20220199472A1
公开(公告)日:2022-06-23
申请号:US17132995
申请日:2020-12-23
Applicant: Intel Corporation
Inventor: Robin Chao , Bishwajeet Guha , Brian Greene , Chung-Hsun Lin , Curtis Tsai , Orb Acton
IPC: H01L21/8234 , H01L27/088 , H01L27/12 , H01L21/84
Abstract: Integrated circuitry comprising high voltage (HV) and low voltage (LV) ribbon or wire (RoW) transistor stack structures. In some examples, a gate electrode of the HV and LV transistor stack structures may include the same work function metal. A metal oxide may be deposited around one or more channels of the HV transistor stack, thereby altering the dipole properties of the gate insulator stack from those of the LV transistor stack structure.
-
-
-
-
-
-
-
-
-