Invention Grant
- Patent Title: III-Nitride transistor including a III-N depleting layer
-
Application No.: US15836157Application Date: 2017-12-08
-
Publication No.: US10043896B2Publication Date: 2018-08-07
- Inventor: Umesh Mishra , Rakesh K. Lal , Stacia Keller , Srabanti Chowdhury
- Applicant: Transphorm Inc.
- Applicant Address: US CA Goleta
- Assignee: Transphorm Inc.
- Current Assignee: Transphorm Inc.
- Current Assignee Address: US CA Goleta
- Agency: Fish & Richardson P.C.
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L29/778 ; H01L29/15 ; H01L29/04 ; H01L29/66 ; H01L29/20 ; H01L29/205 ; H01L29/51

Abstract:
A transistor includes a III-N layer structure including a III-N channel layer between a III-N barrier layer and a III-N depleting layer, where the III-N channel layer includes a 2DEG channel formed adjacent an interface between the III-N channel layer and the III-N barrier layer; a source and a drain, each of which being directly connected to the III-N channel layer; a gate between the source and the drain, the gate being over the III-N layer structure, where the III-N depleting layer includes a first portion that is disposed in a device access region between the gate and the drain; and where the source electrically contacts the first portion of the III-N depleting layer, and the drain is electrically isolated from the first portion of the III-N depleting layer.
Public/Granted literature
- US20180102425A1 III-NITRIDE TRANSISTOR INCLUDING A III-N DEPLETING LAYER Public/Granted day:2018-04-12
Information query
IPC分类: