Invention Grant
- Patent Title: Integrated circuit and code generating method
-
Application No.: US15927088Application Date: 2018-03-21
-
Publication No.: US10475927B2Publication Date: 2019-11-12
- Inventor: Hiroshi Watanabe
- Applicant: PHISON ELECTRONICS CORP.
- Applicant Address: TW Miaoli
- Assignee: PHISON ELECTRONICS CORP.
- Current Assignee: PHISON ELECTRONICS CORP.
- Current Assignee Address: TW Miaoli
- Agency: JCIPRNET
- Main IPC: G11C8/00
- IPC: G11C8/00 ; H01L29/78 ; B82Y10/00 ; B82Y40/00 ; H01L29/423 ; H01L29/66 ; H01L29/775 ; H01L29/06 ; H01L29/786 ; H03K3/84

Abstract:
An integrated circuit and a code generating method are described. The integrated circuit includes a plurality of field effect transistors, a plurality of sense-amplifiers, and a processing circuit. Each field effect transistor is configured to represent an address in a mapping table and includes a source, a drain, a channel and a gate. Each sense-amplifier is connected to the drain and configured to sense an electric current from the drain and identify a threshold voltage of the corresponding field effect transistor. The processing circuit is configured to categorize each of the threshold voltages identified by the corresponding sense-amplifiers into a first state and a second state and mark the state of each of the threshold voltages at the corresponding address in the mapping table.
Public/Granted literature
- US20180212049A1 INTEGRATED CIRCUIT AND CODE GENERATING METHOD Public/Granted day:2018-07-26
Information query