Invention Grant
- Patent Title: Selective germanium P-contact metalization through trench
-
Application No.: US16402739Application Date: 2019-05-03
-
Publication No.: US10553680B2Publication Date: 2020-02-04
- Inventor: Glenn A. Glass , Anand S. Murthy , Tahir Ghani
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L29/778 ; H01L21/285 ; H01L29/66 ; H01L29/08 ; H01L21/768 ; H01L21/3215 ; H01L27/092 ; H01L29/417 ; H01L23/535 ; H01L29/78 ; H01L29/45 ; H01L29/36 ; H01L21/02 ; H01L29/167 ; H01L29/49 ; H01L29/165 ; H01L29/423

Abstract:
Techniques are disclosed for forming transistor devices having reduced parasitic contact resistance relative to conventional devices. The techniques can be implemented, for example, using a standard contact stack such as a series of metals on, for example, silicon or silicon germanium (SiGe) source/drain regions. In accordance with one example such embodiment, an intermediate boron doped germanium layer is provided between the source/drain and contact metals to significantly reduce contact resistance. Numerous transistor configurations and suitable fabrication processes will be apparent in light of this disclosure, including both planar and non-planar transistor structures (e.g., FinFETs), as well as strained and unstrained channel structures. Graded buffering can be used to reduce misfit dislocation. The techniques are particularly well-suited for implementing p-type devices, but can be used for n-type devices if so desired.
Public/Granted literature
- US20190259835A1 SELECTIVE GERMANIUM P-CONTACT METALIZATION THROUGH TRENCH Public/Granted day:2019-08-22
Information query
IPC分类: