Invention Grant
- Patent Title: Row based memory write assist and active sleep bias
-
Application No.: US15909284Application Date: 2018-03-01
-
Publication No.: US10600476B2Publication Date: 2020-03-24
- Inventor: Zheng Guo , Clifford L. Ong , Eric A. Karl
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Green, Howard & Mughal LLP
- Main IPC: G11C5/14
- IPC: G11C5/14 ; G11C11/419 ; G11C7/12 ; G11C7/22 ; G11C5/06 ; G11C11/408 ; G11C5/02 ; H01L27/11 ; G06F17/50

Abstract:
An apparatus is provided which comprises: an interconnect comprising poly extending in a first direction; a power supply rail extending in a second direction, wherein the second direction is parallel to the first direction; and a memory array organized in rows and columns, wherein the rows are orthogonal to the columns, wherein the first and second directions are parallel to the rows of the memory array, wherein the memory array comprises bit-cells (e.g., 6T SRAM bit-cells) that are organized such that there are no gap bit-cells in the array.
Public/Granted literature
- US20190272868A1 ROW BASED MEMORY WRITE ASSIST AND ACTIVE SLEEP BIAS Public/Granted day:2019-09-05
Information query