Invention Grant
- Patent Title: Method for improving circuit layout for manufacturability
-
Application No.: US16404326Application Date: 2019-05-06
-
Publication No.: US10853552B2Publication Date: 2020-12-01
- Inventor: Yun-Lin Wu , Cheng-Cheng Kuo , Chia-Ping Chiang , Chih-Wei Hsu , Hua-Tai Lin , Kuei-Shun Chen , Yuan-Hsiang Lung , Yan-Tso Tsai
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes and Boone, LLP
- Main IPC: G06F30/392
- IPC: G06F30/392 ; G06F30/398 ; G06F30/3323 ; G06F119/18 ; H01L27/02 ; H01L27/118 ; H01L21/027 ; H01L21/306 ; H01L21/308 ; H01L21/8234 ; H01L23/522 ; H01L23/528

Abstract:
A method of manufacturing an integrated circuit (IC) includes receiving a layout of the IC having a first region interposed between two second regions. The layout includes a first layer having first features and second and third layer having second and third features in the first region. The second and third features collectively form cut patterns for the first features. The method further includes modifying the second and third features by a mask house tool, resulting in modified second and third features, which collectively form modified cut patterns for the first features. The modifying of the second and third features meets at least one of following conditions: total spacing between adjacent modified second (third) features is greater than total spacing between adjacent second (third) features, and total length of the modified second (third) features is smaller than total length of the second (third) features.
Public/Granted literature
- US20190258770A1 METHOD FOR IMPROVING CIRCUIT LAYOUT FOR MANUFACTURABILITY Public/Granted day:2019-08-22
Information query