Invention Grant
- Patent Title: Techniques to store data for critical chunk operations
-
Application No.: US15720027Application Date: 2017-09-29
-
Publication No.: US10884941B2Publication Date: 2021-01-05
- Inventor: Bill Nale
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Kacvinsky Daisak Bluni PLLC
- Main IPC: G11C11/406
- IPC: G11C11/406 ; G11C11/4076 ; G06F13/16 ; G11C11/4074 ; G06F12/0895 ; G06F3/06 ; G06F11/10 ; G11C29/52 ; G06F12/0811 ; G11C29/00 ; G11C29/44

Abstract:
Various embodiments are generally directed to techniques to store data for critical chunk operations, such as by utilizing a spare lane, for instance. Some embodiments are particularly directed to a memory controller that stores a portion of a critical chunk in a spare lane to enable the entire critical chunk to be stored in a half of the cache line.
Public/Granted literature
- US20190102313A1 TECHNIQUES TO STORE DATA FOR CRITICAL CHUNK OPERATIONS Public/Granted day:2019-04-04
Information query