Invention Grant
- Patent Title: Methods for optimizing circuit performance via configurable clock skews
-
Application No.: US16415619Application Date: 2019-05-17
-
Publication No.: US10969820B2Publication Date: 2021-04-06
- Inventor: Mark Bourgeault
- Applicant: ALTERA CORPORATION
- Applicant Address: US CA San Jose
- Assignee: ALTERA CORPORATION
- Current Assignee: ALTERA CORPORATION
- Current Assignee Address: US CA San Jose
- Agency: Fletcher Yoder P.C.
- Main IPC: G06F1/10
- IPC: G06F1/10 ; H03K19/173 ; G06F30/39 ; G06F30/331 ; G06F30/392 ; G06F30/394 ; G06F30/3312 ; G06F1/06 ; H03L7/07 ; H03K3/037

Abstract:
An integrated circuits with sequential logic circuitry is provided. The sequential logic circuitry may including latching circuits that receive clock signals from on-chip or off-chip clock sources. The clock signals may exhibit clock skew that is native to the integrated circuit. The natively existing clock skew can be leverage to perform time borrowing to help optimize circuit performance. The desired clock skew can be achieved by intelligent placement of the clock sources and deliberate routing of the clock signals from the clock sources to respective types of clock distribution networks on the integrated circuit.
Public/Granted literature
- US20200042033A1 METHODS FOR OPTIMIZING CIRCUIT PERFORMANCE VIA CONFIGURABLE CLOCK SKEWS Public/Granted day:2020-02-06
Information query