Invention Grant
- Patent Title: Technologies for providing multiple levels of error correction
-
Application No.: US16375362Application Date: 2019-04-04
-
Publication No.: US11023320B2Publication Date: 2021-06-01
- Inventor: Wei Wu , Rajesh Sundaram , Chetan Chauhan , Jawad B. Khan , Shigeki Tomishima , Srikanth Srinivasan
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G06F11/10
- IPC: G06F11/10 ; G06F3/06 ; G06F11/22

Abstract:
Technologies for providing multiple levels of error correction include a memory that includes media access circuitry coupled to a memory media. The media access circuitry is to read data from the memory media. Additionally, the media access circuitry is to perform, with an error correction logic unit located in the media access circuitry, error correction on the read data to produce error-corrected data.
Public/Granted literature
- US20190227871A1 TECHNOLOGIES FOR PROVIDING MULTIPLE LEVELS OF ERROR CORRECTION Public/Granted day:2019-07-25
Information query