Invention Grant
- Patent Title: Training and operations with a double buffered memory topology
-
Application No.: US16837689Application Date: 2020-04-01
-
Publication No.: US11294830B2Publication Date: 2022-04-05
- Inventor: Chi-Ming Yeung , Yoshie Nakabayashi , Thomas Giovannini , Henry Stracovsky
- Applicant: Rambus Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Lowenstein Sandler LLP
- Main IPC: G06F13/16
- IPC: G06F13/16 ; G11C5/02 ; G11C5/04 ; H03K19/1778 ; G11C7/10

Abstract:
System and method for training and performing operations (e.g., read and write operations) on a double buffered memory topology. In some embodiments, eight DIMMs are coupled to a single channel. The training and operations schemes are configured with timing and signaling to allow training and operations with the double buffered memory topology. In some embodiments, the double buffered memory topology includes one or more buffers on a system board (e.g., motherboard).
Public/Granted literature
- US20200293461A1 TRAINING AND OPERATIONS WITH A DOUBLE BUFFERED MEMORY TOPOLOGY Public/Granted day:2020-09-17
Information query