Invention Grant
- Patent Title: Methods of forming dislocation enhanced strain in NMOS and PMOS structures
-
Application No.: US17499605Application Date: 2021-10-12
-
Publication No.: US11411110B2Publication Date: 2022-08-09
- Inventor: Michael Jackson , Anand Murthy , Glenn Glass , Saurabh Morarka , Chandra Mohapatra
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Kinney & Lange, P. A.
- Main IPC: H01L29/76
- IPC: H01L29/76 ; H01L29/78 ; H01L29/66 ; H01L29/10 ; H01L29/06 ; H01L29/32 ; H01L29/165

Abstract:
Methods of forming a strained channel device utilizing dislocations disposed in source/drain structures are described. Those methods and structures may include forming a thin silicon germanium material in a source/drain opening of a device comprising silicon, wherein multiple dislocations are formed in the silicon germanium material. A source/drain material may be formed on the thin silicon germanium material, wherein the dislocations induce a tensile strain in a channel region of the device.
Public/Granted literature
- US20220059699A1 METHODS OF FORMING DISLOCATION ENHANCED STRAIN IN NMOS AND PMOS STRUCTURES Public/Granted day:2022-02-24
Information query
IPC分类: