- Patent Title: Gate endcap architectures having relatively short vertical stack
-
Application No.: US16830120Application Date: 2020-03-25
-
Publication No.: US11563000B2Publication Date: 2023-01-24
- Inventor: Sairam Subramanian , Walid M. Hafez , Hsu-Yu Chang , Chia-Hong Jan
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L29/78 ; H01L29/66 ; H01L21/8234

Abstract:
Gate endcap architectures having relatively short vertical stack, and methods of fabricating gate endcap architectures having relatively short vertical stack, are described. In an example, an integrated circuit structure includes a first semiconductor fin along a first direction. A second semiconductor fin is along the first direction. A trench isolation material is between the first semiconductor fin and the second semiconductor fin. The trench isolation material has an uppermost surface below a top of the first and second semiconductor fins. A gate endcap isolation structure is between the first semiconductor fin and the second semiconductor fin and is along the first direction. The gate endcap isolation structure is on the uppermost surface of the trench isolation material.
Public/Granted literature
- US20210305243A1 GATE ENDCAP ARCHITECTURES HAVING RELATIVELY SHORT VERTICAL STACK Public/Granted day:2021-09-30
Information query
IPC分类: