Invention Grant
- Patent Title: Low latency fine grain system-on-chip throttling apparatus and method on USB type-C port
-
Application No.: US16943941Application Date: 2020-07-30
-
Publication No.: US11616373B2Publication Date: 2023-03-28
- Inventor: Udaya Shankar Natarajan , Kannappan Rajaraman
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Williamson & Wyatt, P.C.
- Main IPC: H02J7/00
- IPC: H02J7/00 ; G06F1/26 ; G06F13/42

Abstract:
A software and hardware architecture framework utilize the specifications of Universal Serial Bus (USB) Type-C and Power Deliver (PD) to provide fine grain throttling of a processor (e.g., system-on-chip (SoC)). Based on an external charger connection or disconnection, a low latency fine grain power budget loss or gain indication to the processor is delivered. The mechanism of various embodiments is also applicable to connection or disconnection of VBUS powered peripheral devices to the system. The net power loss or gain available to the SoC and System is proportionally used to scale the processor throttling.
Public/Granted literature
- US20220037899A1 LOW LATENCY FINE GRAIN SYSTEM-ON-CHIP THROTTLING APPARATUS AND METHOD ON USB TYPE-C PORT Public/Granted day:2022-02-03
Information query