Invention Grant
- Patent Title: Frequency-locked loop and method for correcting oscillation frequency of output signal of frequency-locked loop
-
Application No.: US17575646Application Date: 2022-01-14
-
Publication No.: US11722139B2Publication Date: 2023-08-08
- Inventor: Chien-Wei Chen , Yu-Li Hsueh , Chao-Ching Hung
- Applicant: MEDIATEK INC.
- Applicant Address: TW Hsin-Chu
- Assignee: MEDIATEK INC.
- Current Assignee: MEDIATEK INC.
- Current Assignee Address: TW Hsin-Chu
- Agent Winston Hsu
- Main IPC: H03L7/02
- IPC: H03L7/02 ; H03L7/099 ; H03L7/00 ; H03L1/02

Abstract:
A frequency-locked loop (FLL) and a method for correcting an oscillation frequency of an output signal of the FLL are provided. The FLL includes a switched capacitor circuit, a first resistor set, a second resistor set, a determination circuit and a control circuit. The switched capacitor circuit includes a capacitor, and connection of the capacitor is switched according to the oscillation frequency. The first resistor set is configured to provide a first resistance, and the second resistor set is configured to provide a second resistance. The determination circuit is configured to generate a determination result according to the first resistance and the second resistance. The control circuit is configured to generate a control signal for correcting the first resistance and the second resistance according to the determination result, where the oscillation frequency is determined based on the capacitor and at least one of the first resistance and the second resistance.
Public/Granted literature
Information query