Invention Grant
- Patent Title: Method and apparatus for selectable high performance or low power processor system
-
Application No.: US17395311Application Date: 2021-08-05
-
Publication No.: US11755096B2Publication Date: 2023-09-12
- Inventor: Partha Sarathy Murali , Suryanarayana Varma Nallaparaju , Kriyangbhai Vinodbhai Shah , Venkata Rao Gunturu , Subba Reddy Kallam , Mani Kumar Kothamasu
- Applicant: Silicon Laboratories Inc.
- Applicant Address: US TX Austin
- Assignee: Silicon Laboratories Inc.
- Current Assignee: Silicon Laboratories Inc.
- Current Assignee Address: US TX Austin
- Agency: File-EE-Patents.com
- Agent Jay A. Chesavage
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F1/3237 ; G06F1/3296 ; H04W52/02 ; G06F1/3209

Abstract:
A communications processor is operative in a plurality of modes including at least a high performance mode, a power savings mode with lower computational capability, and a shutdown mode with a wakeup capability. A memory for the communications processor has a high speed segment and a low speed segment, the high speed segment and low speed segment respectively on a high speed data bus and a low speed data bus, the high speed data bus and low speed data bus coupled by a bidirectional bridge.
Public/Granted literature
- US20210365100A1 Method and Apparatus for Selectable High Performance or Low Power Processor System Public/Granted day:2021-11-25
Information query