Invention Grant
- Patent Title: Integrated circuit with reduced signaling interface
-
Application No.: US17362319Application Date: 2021-06-29
-
Publication No.: US11768238B2Publication Date: 2023-09-26
- Inventor: Lee D. Whetsel
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Carl G. Peterson; Frank D. Cimino
- The original application number of the division: US16410526 2019.05.13
- Main IPC: G01R31/317
- IPC: G01R31/317 ; G01R31/3183 ; G01R31/3185 ; G06F11/267 ; G01R31/3177

Abstract:
This disclosure describes a reduced pin bus that can be used on integrated circuits or embedded cores within integrated circuits. The bus may be used for serial access to circuits where the availability of pins on ICs or terminals on cores is limited. The bus may be used for a variety of serial communication operations such as, but not limited to, serial communication related test, emulation, debug, and/or trace operations of an IC or core design. Other aspects of the disclosure include the use of reduced pin buses for emulation, debug, and trace operations and for functional operations.
Public/Granted literature
- US20210325456A1 REDUCED SIGNALING INTERFACE METHOD & APPARATUS Public/Granted day:2021-10-21
Information query