Invention Application
- Patent Title: STRESS REDUCTION INTERPOSER FOR CERAMIC NO-LEAD SURFACE MOUNT ELECTRONIC DEVICE
-
Application No.: US14947574Application Date: 2015-11-20
-
Publication No.: US20170150596A1Publication Date: 2017-05-25
- Inventor: Tse E. Wong , Shea Chen , Hoyoung C. Choe
- Applicant: Raytheon Company
- Main IPC: H05K1/02
- IPC: H05K1/02 ; H05K1/11 ; H01L25/065 ; H01L23/492 ; H01L23/498

Abstract:
A stress reduction interposer is provided for disposition between first and second solder materials of first and second electronic devices, respectively. The stress reduction interposer includes a plate element having a central portion and a periphery surrounding the central portion and being formed to define first cavities having an upper area limit at the periphery and a second cavity having a lower area limit, which is higher than the upper area limit, at the central portion and third and fourth solder materials being disposable in the second cavity and in the first cavities, respectively, to be electrically communicative with the first and second solder materials. The third solder material is more compliant and has a higher melting temperature than at least the second and fourth solder materials.
Public/Granted literature
- US09648729B1 Stress reduction interposer for ceramic no-lead surface mount electronic device Public/Granted day:2017-05-09
Information query